









**TPS7B81** 

SBVS402 - APRIL 2020

## TPS7B81 150-mA, 40-V, Ultra-Low-I<sub>Q</sub>, Low-Dropout Regulator

### 1 Features

Wide input voltage range: 3 V to 40 V

Output current: 150 mA

Ultra-low quiescent current (I<sub>O</sub>):

2.7 µA typical at light loads

4.5 μA maximum at light loads

• Accuracy: 1.5% over line, load, and temperature

Typical dropout voltage: 180 mV at 100 mA

Wide enable voltage range: 2 V to V<sub>IN</sub> (40 V max)

Input voltage transient tolerance: 45 V

Fixed 5-V and 3.3-V output options

Current limit and thermal shutdown protection

• Stable with a wide range of capacitors (1  $\mu$ F to 200  $\mu$ F)<sup>(1)</sup>

Junction temperature range: –40°C to +150°C

High thermal performance packages:

- DGN (8-pin HVSSOP),  $R_{\theta,IA} = 63.9$ °C/W

- DRV (6-pin WSON),  $R_{\theta JA} = 72.8^{\circ}C/W$ 

(1) See the output capacitor requirements in the Recomended Operation Conditions table

## 2 Applications

- Smoke and heat detectors
- Thermostats
- Motion detectors (PIR, uWave, and so forth)
- Cordless power tools
- Appliance battery packs
- Motor drives

### **Typical Application Schematic**



## 3 Description

The TPS7B81 is a low-dropout (LDO) linear regulator that operates from input voltages up to 40 V and can supply up to 150 mA in current. With only 2.7  $\mu A$  of quiescent current at light loads, the device is an excellent choice for wide input supply designs and high cell count battery applications that need very low standby power consumption. The 45-V transient tolerance provides additional headroom for applications where inductive kickback may be present, thereby reducing external circuitry for voltage suppression.

With integrated short-circuit and overcurrent limiting, the TPS7B81 protects the system during fault conditions. In addition to the low standby power consumption, the very low dropout voltage in light load conditions helps maintain regulation even when powered by depleted batteries.

The TPS7B81 is available in thermally enhanced, 8-pin HVSSOP and 6-pin WSON packages. Both packages offer high thermal conductivity, and their small size supports compact design, making them well suited for space-limited applications such as power tools or motor drive modules and battery packs.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| TPS7B81     | HVSSOP (8) | 3.00 mm × 3.00 mm |  |  |
|             | WSON (6)   | 2.00 mm × 2.00 mm |  |  |

 For all available packages, see the orderable addendum at the end of the data sheet.

# Quiescent Current vs Ambient Temperature (V<sub>OUT</sub> = 3.3 V)



## **Table of Contents**

| 1 | Features 1                             | 7.4 Device Functional Modes                          | 11 |
|---|----------------------------------------|------------------------------------------------------|----|
| 2 | Applications 1                         | 8 Application and Implementation                     | 12 |
| 3 | Description 1                          | 8.1 Application Information                          | 12 |
| 4 | Revision History2                      | 8.2 Typical Application                              | 15 |
| 5 | Pin Configuration and Functions        | 9 Power Supply Recommendations                       | 16 |
| 6 | Specifications4                        | 10 Layout                                            | 17 |
| - | 6.1 Absolute Maximum Ratings 4         | 10.1 Layout Guidelines                               |    |
|   | 6.2 ESD Ratings                        | 10.2 Layout Example                                  | 17 |
|   | 6.3 Recommended Operating Conditions 4 | 11 Device and Documentation Support                  | 18 |
|   | 6.4 Thermal Information                | 11.1 Receiving Notification of Documentation Updates | 18 |
|   | 6.5 Electrical Characteristics5        | 11.2 Support Resources                               |    |
|   | 6.6 Typical Characteristics 6          | 11.3 Trademarks                                      | 18 |
| 7 | Detailed Description 10                | 11.4 Electrostatic Discharge Caution                 | 18 |
|   | 7.1 Overview 10                        | 11.5 Glossary                                        | 18 |
|   | 7.2 Functional Block Diagram           | 12 Mechanical, Packaging, and Orderable              |    |
|   | 7.3 Feature Description 10             | Information                                          | 18 |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE       | REVISION | NOTES            |
|------------|----------|------------------|
| April 2020 | *        | Initial release. |

# 5 Pin Configuration and Functions

DGN Package 8-Pin HVSSOP PowerPAD™ Top View IN 8 OUT 7 2 NC NC 3 6 GND Pad GND GND 5 Not to scale



## **Pin Functions**

|            | PIN         |     | PIN                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                 |  |  |
|------------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NI A BATT  | N           | 0.  | I/O                                                                                                                                                                                                                                                                                                                                                                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                     |  |  |
| NAME       | DGN         | DRV |                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                 |  |  |
| DNC        | _           | 5   | _                                                                                                                                                                                                                                                                                                                                                                              | Do not connect to a biased voltage. Tie this pin to ground or leave floating.                                                                                                                                                                                                                                                                   |  |  |
| EN         | 2           | 2   | 1                                                                                                                                                                                                                                                                                                                                                                              | Enable input pin. Drive EN greater than $V_{\text{IH}}$ to turn on the regulator. Drive EN less than $V_{\text{IL}}$ to put the low-dropout (LDO) into shutdown mode.                                                                                                                                                                           |  |  |
| GND        | 4, 5, 6     | 3,4 | _                                                                                                                                                                                                                                                                                                                                                                              | Ground reference                                                                                                                                                                                                                                                                                                                                |  |  |
| IN         | 1           | 1   | 1                                                                                                                                                                                                                                                                                                                                                                              | Input power-supply pin. For best transient response and to minimize input impedance, use the recommended value or larger ceramic capacitor from IN to ground as listed in the <i>Recommended Operating Conditions</i> table and the <i>Input Capacitor</i> section. Place the input capacitor as close to the output of the device as possible. |  |  |
| NC         | 3, 7        | _   |                                                                                                                                                                                                                                                                                                                                                                                | Not internally connected                                                                                                                                                                                                                                                                                                                        |  |  |
| OUT 8 6    |             | 0   | Regulated output voltage pin. A capacitor is required from OUT to ground for stability. For best transient response, use the nominal recommended value or larger ceramic capacitor from OUT to ground; see the <i>Recommended Operating Conditions</i> table and the <i>Output Capacitor</i> section. Place the output capacitor as close to output of the device as possible. |                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Thermal pa | Thermal pad |     |                                                                                                                                                                                                                                                                                                                                                                                | Connect the thermal pad to a large-area GND plane for improved thermal performance.                                                                                                                                                                                                                                                             |  |  |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating ambient temperature range (unless otherwise noted) (1)(2)

|                  |                                          | MIN  | MAX      | UNIT |
|------------------|------------------------------------------|------|----------|------|
| $V_{IN}$         | Unregulated input voltage <sup>(3)</sup> | -0.3 | 45       | V    |
| $V_{EN}$         | Enable input voltage (3)                 | -0.3 | $V_{IN}$ | V    |
| V <sub>OUT</sub> | Regulated output                         | -0.3 | 7        | ٧    |
| TJ               | Junction temperature                     | -40  | 150      | °C   |
| T <sub>stg</sub> | Storage temperature                      | -40  | 150      | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values are with respect to GND.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE                        | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|------------------------------|------|
| V <sub>(ESD)</sub> | Flootroptotic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ANSI/ESDA/JEDEC JS-<br>±2000 |      |
|                    | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500                         | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 2-kV HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|                  |                                                  | MIN   | MAX      | UNIT |
|------------------|--------------------------------------------------|-------|----------|------|
| $V_{\text{IN}}$  | Unregulated input voltage                        | 3     | 40       | V    |
| $V_{EN}$         | Enable input voltage                             | 0     | $V_{IN}$ | V    |
| C <sub>OUT</sub> | Output capacitor requirements <sup>(1)</sup>     | 1     | 200      | μF   |
| ESR              | Output capacitor ESR requirements <sup>(2)</sup> | 0.001 | 5        | Ω    |
| T <sub>A</sub>   | Ambient temperature                              | -40   | 125      | °C   |
| TJ               | Junction temperature                             | -40   | 150      | °C   |

<sup>(1)</sup> The output capacitance range specified in the table is the effective capacitance value.

### 6.4 Thermal Information

|                      |                                              | TPS7            | 7B81          |      |
|----------------------|----------------------------------------------|-----------------|---------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGN<br>(HVSSOP) | DRV<br>(WSON) | UNIT |
|                      |                                              | 8 PINS          | 6 PINS        |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 63.9            | 72.8          | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 50.2            | 85.8          | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 22.6            | 37.4          | °C/W |
| ΨЈΤ                  | Junction-to-top characterization parameter   | 1.8             | 2.7           | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 22.3            | 37.3          | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 12.1            | 13.8          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(3)</sup> Absolute maximum voltage, can withstand 45 V for 200 ms.

<sup>(2)</sup> JEDEC document JEP157 states that 500-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> Relevant ESR value at f = 10 kHz

## 6.5 Electrical Characteristics

over operating ambient temperature range,  $T_J = -40^{\circ}\text{C}$  to +150°C,  $V_{IN} = 14 \text{ V}$ , and 10- $\mu\text{F}$  ceramic output capacitor (unless otherwise noted)

|                             | PARAMETER                      |                                                             | TEST CONDITIONS                                              |                              | MIN                                            | TYP  | MAX     | UNIT |  |
|-----------------------------|--------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|------------------------------|------------------------------------------------|------|---------|------|--|
| SUPPLY '                    | VOLTAGE AND CURREN             | T (IN)                                                      |                                                              |                              |                                                |      |         |      |  |
| V <sub>IN</sub>             | Input voltage                  |                                                             |                                                              |                              | V <sub>OUT(Nom)</sub> + V <sub>(Dropout)</sub> |      | 40      | V    |  |
| I <sub>(SD)</sub>           | Shutdown current               | EN = 0 V                                                    |                                                              |                              |                                                | 0.3  | 1       | μΑ   |  |
|                             |                                | $V_{IN} = 6 \text{ V to } 40$                               | $V, EN \ge 2 V, I_{OUT} = 0 mA$                              |                              |                                                | 1.9  | 3.5     |      |  |
| $I_{(Q)}$                   | Quiescent current              | V = 6 V to 40                                               | V, EN ≥ 2 V, I <sub>OUT</sub> = 0.2 mA                       | DGN package                  |                                                | 2.7  | 6.5     | μΑ   |  |
|                             |                                | V <sub>IN</sub> = 0 V to 40                                 | v, LN 2 2 v, I <sub>OUT</sub> = 0.2 IIIA                     | DRV package                  |                                                | 2.7  | 4.5     |      |  |
| $V_{(IN,}$                  | V <sub>IN</sub> undervoltage   | Ramp V <sub>IN</sub> down                                   | until the output turns off                                   |                              |                                                |      | 2.7     | V    |  |
| UVLO)                       | detection                      | Hysteresis                                                  |                                                              |                              |                                                | 200  |         | mV   |  |
| ENABLE                      | INPUT (EN)                     |                                                             |                                                              |                              |                                                |      |         |      |  |
| $V_{IL}$                    | Logic-input low level          |                                                             |                                                              |                              |                                                |      | 0.7     | V    |  |
| $V_{IH}$                    | Logic-input high level         |                                                             |                                                              |                              | 2                                              |      |         | V    |  |
| I <sub>EN</sub>             | Enable current                 |                                                             |                                                              |                              |                                                | 10   |         | nA   |  |
| REGULA                      | TED OUTPUT (OUT)               |                                                             |                                                              |                              |                                                |      |         |      |  |
| V <sub>OUT</sub>            | Regulated output               | $V_{IN} = V_{OUT} + V_{OUT}$<br>$I_{OUT} = 1 \text{ mA to}$ | <sub>Dropout)</sub> to 40 V,<br>150 mA                       | -1.5%                        |                                                | 1.5% |         |      |  |
| V <sub>(Line-</sub><br>Reg) | Line regulation                | V <sub>IN</sub> = 6 V to 40                                 | V, I <sub>OUT</sub> = 10 mA                                  |                              |                                                | 10   | mV      |      |  |
| V <sub>(Load-</sub>         | Lood regulation                | V 44.V I                                                    | 1 m \ to 150 m \                                             | DGN package                  |                                                |      | 20      | m\/  |  |
| Reg)                        | Load regulation                | $V_{IN} = 14 \text{ V}, I_{OUT}$                            | = 1 mA to 150 mA                                             | DRV package                  |                                                |      | 10      | mV   |  |
|                             |                                | V <sub>OUT</sub> = 5 V                                      | I <sub>OUT</sub> = 150 mA                                    | DGN package                  |                                                | 270  | 540     |      |  |
|                             |                                |                                                             |                                                              | DRV package                  |                                                | 325  | 585     | mV   |  |
|                             |                                |                                                             | I <sub>OUT</sub> = 100 mA                                    | DGN package                  |                                                | 180  | 350     |      |  |
| $V_{(Dropout)}$             | Dropout voltage                |                                                             |                                                              | DRV package                  |                                                | 200  | 390     |      |  |
|                             |                                |                                                             | I <sub>OUT</sub> = 150 mA                                    | DGN package                  |                                                |      | 650     |      |  |
|                             |                                | V <sub>OUT</sub> = 3.3 V                                    | 1001 = 130 IIIA                                              | DRV package                  |                                                | 345  | 675     | ;    |  |
|                             |                                |                                                             | I <sub>OUT</sub> = 100 mA                                    |                              | 255                                            | 450  | <u></u> |      |  |
| I <sub>OUT</sub>            | Output current                 | V <sub>OUT</sub> in regulation 5.8 V for the fixed          | on, $V_{IN} = 7 \text{ V}$ for the fixed 5-1 ed 3.3-V option | $V$ option, $V_{IN} =$       | 0                                              |      | 150     | mA   |  |
| I <sub>(CL)</sub>           | Output current limit           | V <sub>OUT</sub> short to 90                                | 0% × V <sub>OUT</sub>                                        |                              | 180                                            | 510  | 690     | mA   |  |
| PSRR                        | Power-supply ripple rejection  | $V_{(Ripple)} = 0.5 V_{I}$<br>2.2 µF                        | PP, I <sub>OUT</sub> = 10 mA, frequency                      | = 100 Hz, C <sub>OUT</sub> = |                                                | 60   |         | dB   |  |
| OPERATI                     | NG TEMPERATURE RAN             | IGE                                                         |                                                              |                              | •                                              |      |         |      |  |
| T <sub>(SD)</sub>           | Junction shutdown temperature  |                                                             |                                                              |                              |                                                | 175  |         | °C   |  |
| T <sub>(HYST)</sub>         | Hysteresis of thermal shutdown |                                                             |                                                              |                              |                                                | 20   |         | °C   |  |

### 6.6 Typical Characteristics

at  $T_J = -40$  °C to +150 °C,  $V_{IN} = 14$  V, and  $V_{EN} \ge 2$  V (unless otherwise noted)



## **Typical Characteristics (continued)**













Figure 9. Output Voltage vs Ambient Temperature

Figure 10. Temperature Drift Histogram ( $-40^{\circ}\text{C}$  to  $+25^{\circ}\text{C}$ )





Figure 12. Output Voltage vs Input Voltage

## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**





## 7 Detailed Description

#### 7.1 Overview

The TPS7B81 is a 40-V, 150-mA, low-dropout (LDO) linear regulator with ultra-low quiescent current. This voltage regulator consumes only 3 µA of quiescent current at light load, and is quite suitable for always-on applications.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Device Enable (EN)

The EN pin is a high-voltage-tolerant pin. A high input activates the device and turns the regulation on. Connect this pin to an external microcontroller or a digital circuit to enable and disable the device, or connect to the IN pin for self-bias applications.

#### 7.3.2 Undervoltage Shutdown

This device has an integrated undervoltage lockout (UVLO) circuit to shut down the output if the input voltage  $(V_{IN})$  falls below an internal UVLO threshold  $(V_{(UVLO)})$ . This feature ensures that the regulator does not latch into an unknown state during low-input-voltage conditions. If the input voltage has a negative transient that drops below the UVLO threshold and recovers, the regulator shuts down and powers up with a normal power-up sequence when the input voltage is above the required level.

### 7.3.3 Current Limit

This device features current-limit protection to keep the device in a safe operating area when an overload or output short-to-ground condition occurs. This feature protects the device from excessive power dissipation. For example, during a short-circuit condition on the output, the fault protection limits the current through the pass element to  $I_{(LIM)}$  to protect the device from excessive power dissipation.

#### 7.3.4 Thermal Shutdown

This device incorporates a thermal shutdown (TSD) circuit as protection from overheating. For continuous normal operation, the junction temperature must not exceed the TSD trip point. If the junction temperature exceeds the TSD trip point, the output turns off. When the junction temperature falls below the TSD trip point minus the thermal shutdown hysteresis, the output turns on again.

### 7.4 Device Functional Modes

## 7.4.1 Operation With V<sub>IN</sub> Lower Than 3 V

The device normally operates with input voltages above 3 V. The device can also operate at lower input voltages; the maximum UVLO voltage is 2.7 V. The device does not operate at input voltages below the actual UVLO voltage.

## 7.4.2 Operation With V<sub>IN</sub> Larger Than 3 V

When  $V_{IN}$  is greater than 3 V, if  $V_{IN}$  is also higher than the output set value plus the device dropout voltage,  $V_{OUT}$  is equal to the set value. Otherwise,  $V_{OUT}$  is equal to  $V_{IN}$  minus the dropout voltage.

**Table 1. Device Functional Mode Comparison** 

| OPERATING<br>MODE                                                  |                                                                      |                                   | PARAMETER                          |                        |  |
|--------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------|------------------------------------|------------------------|--|
| Normal mode                                                        | $V_{IN} > V_{OUT(nom)} + V_{(Dropout)}$ and $V_{IN} \ge 3 \text{ V}$ | $V_{EN} > V_{IH}$                 | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < 160°C |  |
| Dropout mode                                                       | $3V \le V_{IN} < V_{OUT(nom)} + V_{(Dropout)}$                       | $V_{EN} > V_{IH}$                 | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < 160°C |  |
| Disabled mode<br>(any true<br>condition<br>disables the<br>device) | V <sub>IN</sub> < V <sub>(IN, UVLO)</sub>                            | V <sub>EN</sub> < V <sub>IL</sub> | _                                  | T <sub>J</sub> > 160°C |  |

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS7B81 is a 150-mA, 40-V, low-dropout (LDO) linear regulator with ultralow quiescent current. The PSpice transient model is available for download on the product folder and can be used to evaluate the basic functionality of the device.

### 8.1.1 Power Dissipation

Circuit reliability demands that proper consideration is given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses.

As a first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. Equation 1 approximates P<sub>D</sub>:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (1)

An important note is that power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the device allows for maximum efficiency across a wide range of output voltages.

The main heat conduction path for the device is through the thermal pad on the package. As such, the thermal pad must be soldered to a copper pad area under the device. This pad area contains an array of plated vias that conduct heat to any inner plane areas or to a bottom-side copper plane.

The maximum power dissipation determines the maximum allowable junction temperature  $(T_J)$  for the device. According to Equation 2, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(R_{\theta JA})$  of the combined PCB, device package, and the temperature of the ambient air  $(T_A)$ . This equation is rearranged for output current in Equation 3.

$$T_{J} = T_{A} + R_{\theta JA} \times P_{D} \tag{2}$$

$$I_{OUT} = (T_J - T_A) / [R_{\theta JA} \times (V_{IN} - V_{OUT})]$$
(3)

Unfortunately, this thermal resistance  $(R_{\theta JA})$  is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta JA}$  recorded in the *Thermal Information* table is determined by the JEDEC standard, PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of the package junction-to-case (bottom) thermal resistance  $(R_{\theta JCbot})$  plus the thermal resistance contribution by the PCB copper.

Figure 25 through Figure 28 illustrate the functions of  $R_{\theta JA}$  and  $\psi_{JB}$  versus copper area and thickness. These plots are generated with a 101.6-mm x 101.6-mm x 1.6-mm PCB of two and four layers. For the four-layer board, inner planes use a 1-oz copper thickness. Outer layers are simulated with both 1-oz and 2-oz copper thicknesses. A 2 x 1 array of thermal vias with a 300- $\mu$ m drill diameter and a 25- $\mu$ m copper (Cu) plating is located beneath the thermal pad of the device. The thermal vias connect the top layer, the bottom layer and, in the case of the 4-layer board, the first inner GND plane. The copper plane of each layer is of an equal area.

## **Application Information (continued)**



Figure 25.  $R_{\theta JA}$  versus Cu Area for the WSON (DRV) Package



Figure 26.  $\psi_{JB}$  versus Cu Area for the WSON (DRV) Package

## **Application Information (continued)**



Figure 27.  $R_{\theta JA}$  versus Cu Area for the HVSSOP (DGN) Package



Figure 28.  $\psi_{JB}$  versus Cu Area for the HVSSOP (DGN) Package

## **Application Information (continued)**

### 8.1.1.1 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi  $(\Psi)$  thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistance, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics  $(\Psi_{JT}$  and  $\Psi_{JB})$  are used in accordance with Equation 4 and given in the *Thermal Information* table.

$$\Psi_{JT}$$
:  $T_J = T_T + \Psi_{JT} \times P_D$   
 $\Psi_{JB}$ :  $T_J = T_B + \Psi_{JB} \times P_D$ 

#### where:

- P<sub>D</sub> is the power dissipated as explained in Equation 1
- T<sub>T</sub> is the temperature at the center-top of the device package
- T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge

## 8.2 Typical Application

Figure 29 shows a typical application circuit for the TPS7B81. Different external component values can be used, depending on the end application. An application may require a larger output capacitor during fast load steps to prevent a large drop on the output voltage. TI recommends using a low-equivalent series resistance (ESR) ceramic capacitor with an X5R- or X7R-type dielectric.



Figure 29. Typical Application Schematic

### 8.2.1 Design Requirements

Use the parameters listed in Table 2 for this design example.

**Table 2. Design Requirements Parameters** 

| PARAMETER           | VALUE          |
|---------------------|----------------|
| Input voltage range | 3 V to 40 V    |
| Output voltage      | 5 V or 3.3 V   |
| Output current      | 150 mA maximum |

### 8.2.2 Detailed Design Procedure

To begin the design process, determine the following:

- Input voltage range
- Output voltage
- Output current

### 8.2.2.1 Input Capacitor

Although an input capacitor is not required for stability, good analog design practice is to connect a 10- $\mu$ F to 22- $\mu$ F capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple rejection, and PSRR. The voltage rating must be greater than the maximum input voltage.

### 8.2.2.2 Output Capacitor

To ensure the stability of the TPS7B81, the device requires an output capacitor with a value in the range from 1  $\mu$ F to 200  $\mu$ F and with an ESR range between 0.001  $\Omega$  and 5  $\Omega$ . TI recommends selecting a ceramic capacitor with low ESR to improve the load transient response.

## 8.2.3 Application Curve



Figure 30. Power-Up Waveform (5 V)

## 9 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 3 V to 40 V. The input supply must be well regulated. If the input supply is located more than a few inches from the TPS7B81, TI recommends adding a capacitor with a value greater than or equal to 10 µF with a 0.1-µF bypass capacitor in parallel at the input.

## 10 Layout

## 10.1 Layout Guidelines

Layout is an important step for LDO power supplies, especially for high-voltage and large output current supplies. If the layout is not carefully designed, the regulator can fail to deliver enough output current because of thermal limitations. To improve the thermal performance of the device, and to maximize the current output at high ambient temperature, spread the copper under the thermal pad as far as possible and put enough thermal vias on the copper under the thermal pad. Figure 31 shows an example layout.

## 10.2 Layout Example



Figure 31. Example Layout Diagram

## 11 Device and Documentation Support

### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.2 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| TPS7B8133DGNR    | ACTIVE | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | 26BX                    | Samples |
| TPS7B8133DRVR    | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 26DH                    | Samples |
| TPS7B8150DGNR    | ACTIVE | HVSSOP       | DGN                | 8    | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | 26CX                    | Samples |
| TPS7B8150DRVR    | ACTIVE | WSON         | DRV                | 6    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | 26EH                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

## **PACKAGE OPTION ADDENDUM**

27-Sep-2021

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS7B81:

Automotive: TPS7B81-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7B8133DGNR | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8133DRVR | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS7B8150DGNR | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7B8150DRVR | WSON            | DRV                | 6 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS7B8133DGNR | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8133DRVR | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS7B8150DGNR | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TPS7B8150DRVR | WSON         | DRV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.