# TMUX154E ESD-Protected, Low Capacitance, 2-Channel, 2:1 Switch, With Powered-off Protection

#### 1 Features

- V<sub>CC</sub> Operation at 3 V to 4.3 V
- I/O Pins Can Tolerate up to 5.25 V
- 1.8-V Compatible Control Logic
- Supports Powered-off Protection I/O Pins Hi-Z When  $V_{CC} = 0 \text{ V}$
- $R_{ON} = 10 \Omega Maximum$
- $\Delta R_{ON} = 0.35 \Omega$  Typical
- C<sub>io(ON)</sub> = 7.5 pF Typical
- Low Power Consumption (1 uA Maximum)
- -3-dB Bandwidth = 900 MHz Typical
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II (1)
- ESD Performance Tested Per JESD 22
  - 8000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)
- ESD Performance I/O Port to GND (2)
  - 15000-V Human-Body Model
- (1) Except EN and SEL Inputs
- (2) High-voltage HBM is performed in addition to the standard HBM testing (A114-B, Class II) and applies to I/O ports tested with respect to GND only.

## 2 Applications

- · Portable Electronics
- · Printers and other Peripherals
- · Electronic Point of Sale
- Building Automation
- Servers

## 3 Description

The TMUX154E is a high-bandwidth 2:1 switch specially designed for the switching of high-speed signals in applications with limited I/Os. The wide bandwidth (900 MHz) of this switch allows signals to pass with minimum edge and phase distortion. The switch is bidirectional and offers little or no attenuation of high-speed signals. It is designed for low bit-to-bit skew and high channel-to-channel noise isolation.

The TMUX154E integrates ESD protection cells on all pins, is available in a tiny UQFN package (1.8 mm × 1.4 mm) or a VSSOP package, and is characterized over the free-air temperature range of -40°C to 85°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TMUX154E    | VSSOP (10) | 3.00 mm × 3.00 mm |
|             | UQFN (10)  | 1.80 mm × 1.40 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **Functional Block Diagram**



Copyright © 2018, Texas Instruments Incorporated

# **Table of Contents**

| 1 | Features 1                             |    | 8.3 Feature Description                              | 12   |
|---|----------------------------------------|----|------------------------------------------------------|------|
| 2 | Applications 1                         |    | 8.4 Device Functional Modes                          | . 12 |
| 3 | Description 1                          | 9  | Application and Implementation                       | 13   |
| 4 | Revision History2                      |    | 9.1 Application Information                          | . 13 |
| 5 | Pin Configuration and Functions3       |    | 9.2 Typical Application                              | 13   |
| 6 | Specifications4                        | 10 | Power Supply Recommendations                         | 15   |
| • | 6.1 Absolute Maximum Ratings           | 11 | Layout                                               | 15   |
|   | 6.2 ESD Ratings 4                      |    | 11.1 Layout Guidelines                               | . 15 |
|   | 6.3 Recommended Operating Conditions 4 |    | 11.2 Layout Example                                  | . 16 |
|   | 6.4 Thermal Information                | 12 | Device and Documentation Support                     | 17   |
|   | 6.5 Electrical Characteristics 5       |    | 12.1 Documentation Support                           | . 17 |
|   | 6.6 Dynamic Electrical Characteristics |    | 12.2 Receiving Notification of Documentation Updates | . 17 |
|   | 6.7 Switching Characteristics 6        |    | 12.3 Community Resources                             | . 17 |
|   | 6.8 Typical Characteristics            |    | 12.4 Trademarks                                      | 17   |
| 7 | Parameter Measurement Information 8    |    | 12.5 Electrostatic Discharge Caution                 | . 17 |
| 8 | Detailed Description 12                |    | 12.6 Glossary                                        | 17   |
| J | 8.1 Overview 12                        | 13 | Mechanical, Packaging, and Orderable                 | 15   |
|   | 8.2 Functional Block Diagram 12        |    | IIIIOIIIIauoii                                       | 10   |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES            |
|---------------|----------|------------------|
| February 2018 | *        | Initial release. |

# **5 Pin Configuration and Functions**



#### **Pin Functions**

|      | PIN  |       | I/O | DESCRIPTION                                                   |
|------|------|-------|-----|---------------------------------------------------------------|
| NAME | UQFN | VSSOP | 1/0 | DESCRIPTION                                                   |
| A0   | 1    | 2     | I/O | signal noth nort 0                                            |
| В0   | 7    | 8     | I/O | signal path port 0                                            |
| Α    | 3    | 4     | I/O | Common signal noth                                            |
| В    | 5    | 6     | I/O | Common signal path                                            |
| A1   | 2    | 3     | I/O | simple path most 4                                            |
| B1   | 6    | 7     | I/O | signal path port 1                                            |
| EN   | 8    | 9     | 1   | EN = 0 Enable<br>EN = 1 Disable                               |
| SEL  | 10   | 1     | I   | Select input:<br>SEL = 0 A,B to A0,B0<br>SEL = 1 A,B to A1,B1 |
| GND  | 4    | 5     | _   | Ground                                                        |
| VCC  | 9    | 10    | _   | Voltage supply                                                |

## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (see (1) (2))

|                              |                                                   |                      | MIN  | MAX            | UNIT |
|------------------------------|---------------------------------------------------|----------------------|------|----------------|------|
| $V_{CC}$                     | Supply voltage                                    |                      | -0.5 | 7              | V    |
| $V_{SEL}, V_{\overline{EN}}$ | Control input voltage                             |                      | -0.5 | 7              | V    |
| V                            | Signal path I/O voltage                           | V <sub>CC</sub> > 0  | -0.5 | $V_{CC} + 0.3$ | V    |
| V <sub>I/O</sub>             |                                                   | $V_{CC} = 0$         | -0.5 | 5.25           | V    |
| I <sub>IK</sub>              | Control input clamp current                       | V <sub>IN</sub> < 0  |      | -50            | mA   |
| I <sub>I/OK</sub>            | I/O port clamp current                            | V <sub>I/O</sub> < 0 |      | -50            | mA   |
| I <sub>I/O</sub>             | ON-state switch current                           |                      |      | ±64            | mA   |
|                              | Continuous current through V <sub>CC</sub> or GND |                      |      | ±100           | mA   |
| T <sub>stg</sub>             | Storage temperature                               |                      | -65  | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to ground, unless otherwise specified.

## 6.2 ESD Ratings

|                    |                                            |                                                                                |                 | VALUE  | UNIT |
|--------------------|--------------------------------------------|--------------------------------------------------------------------------------|-----------------|--------|------|
|                    |                                            | Human body model (HBM),                                                        | All pins        | ±8000  |      |
| V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | per ANSI/ESDA/JEDEC JS-001 (1)                                                 | I/O port to GND | ±15000 | V    |
|                    |                                            | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |                 | ±1000  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

See (1).

|                                     |                                  |                                | MIN | MAX             | UNIT |
|-------------------------------------|----------------------------------|--------------------------------|-----|-----------------|------|
| $V_{CC}$                            | Supply voltage                   |                                | 3   | 4.3             | V    |
| V High level control input valte as |                                  | V <sub>CC</sub> = 3 V to 3.6 V | 1.3 | V <sub>CC</sub> | V    |
| V <sub>IH</sub> High-le             | High-level control input voltage | V <sub>CC</sub> = 4.3 V        | 1.7 | V <sub>CC</sub> | V    |
| .,                                  |                                  | V <sub>CC</sub> = 3 V to 3.6 V | 0   | 0.5             | V    |
| $V_{IL}$                            | Low-level control input voltage  | V <sub>CC</sub> = 4.3 V        | 0   | 0.7             | V    |
| $V_{I/O}$                           | Data input/output voltage        |                                | 0   | $V_{CC}$        | V    |
| $T_A$                               | Operating ambient temperature    |                                | -40 | 85              | °C   |

All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to Implications of Slow or Floating CMOS Inputs (SCBA004).

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                |  | TMU         |            |      |
|----------------------|----------------------------------------------|--|-------------|------------|------|
|                      |                                              |  | DGS (VSSOP) | RSW (UQFN) | UNIT |
|                      |                                              |  | 10 PINS     | 10 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       |  | 203.1       | 114.5      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    |  | 88.7        | 64.7       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         |  | 123.0       | 21.0       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   |  | 21.2        | 1.9        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter |  | 121.6       | 21.0       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)(1)

|                                       | PARAMETER                                                                            | TEST CONDITIONS                                                                                     | MIN TYP(2) | MAX | UNIT |
|---------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------|-----|------|
| I <sub>SEL</sub> , I <sub>EN</sub>    | Control inputs                                                                       | V <sub>CC</sub> = 4.3 V, 0 V, V <sub>SEL</sub> ,V <sub>EN</sub> = 0 to 4.3 V                        |            | ±1  | μΑ   |
| I <sub>OZ</sub>                       | OFF-state leakage current <sup>(3)</sup>                                             | $V_{CC}$ = 4.3 V, $V_{O}$ = 0 to 3.6 V, $V_{I}$ = 0, Switch OFF                                     |            | ±1  | μА   |
| I <sub>OFF</sub>                      | Powered off leakage current                                                          | $V_{CC}$ = 0 V, $V_{An,Bn}$ = 0 V, $V_{A,B}$ = 0 V to 4.3 V, $V_{SEL}$ , $V_{EN}$ = $V_{CC}$ or GND |            | ±2  | μΑ   |
| I <sub>CC</sub>                       | Supply current                                                                       | $V_{CC} = 4.3 \text{ V}, I_{I/O} = 0,$<br>Switch ON or OFF                                          |            | 1   | μА   |
| ΔI <sub>CC</sub> (4)                  | Difference of supply current due to control input voltage not V <sub>CC</sub> or GND | V <sub>CC</sub> = 4.3 V, V <sub>SEL</sub> V <sub>EN</sub> = 2.6 V                                   |            | 10  | μА   |
| C <sub>SEL</sub> ,<br>C <sub>EN</sub> | Control inputs digital input capacitance                                             | $V_{CC} = 0 \text{ V},$<br>$V_{SEL}V_{EN} = V_{CC} \text{ or GND}$                                  | 1          |     | pF   |
| C <sub>I/O(OFF)</sub>                 | OFF-state input capacitance                                                          | $V_{CC}$ = 3.3 V, $V_{I/O}$ = 3.3 V or 0,<br>Switch OFF                                             | 2          |     | pF   |
| C <sub>I/O(ON)</sub>                  | ON-state input capacitance                                                           | $V_{CC} = 3.3 \text{ V}, V_{I/O} = 3.3 \text{ V or } 0,$ Switch ON                                  | 7.5        |     | pF   |
| R <sub>ON</sub>                       | ON-state resistance <sup>(5)</sup>                                                   | $V_{CC} = 3 \text{ V}, V_{I} = 0.4, I_{O} = -8 \text{ mA}$                                          | 6          | 10  | Ω    |
| $\Delta R_{ON}$                       | ON-state resistance match between channels                                           | $V_{CC} = 3 \text{ V}, V_{I} = 0.4, I_{O} = -8 \text{ mA}$                                          | 0.35       |     | Ω    |
| r <sub>on(flat)</sub>                 | ON-state resistance flatness                                                         | $V_{CC} = 3 \text{ V}, V_{I} = 0 \text{ V or } 1 \text{ V}, I_{O} = -8 \text{ mA}$                  | 2          |     | Ω    |

- V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to data I/O pins A, B, An, and Bn.

- All typical values are at  $V_{CC} = 3.3 \text{ V}$  (unless otherwise noted),  $T_A = 25^{\circ}\text{C}$ . For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current. This is the increase in supply current for each digital control input that is supplied with a voltage other than  $V_{CC}$  or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

## 6.6 Dynamic Electrical Characteristics

over operating range,  $T_A = -40$ °C to 85°C,  $V_{CC} = 3.3 \text{ V} \pm 10\%$ , GND = 0 V

| PARAMETER         |                   | TEST CONDITIONS                                 |     | UNIT |
|-------------------|-------------------|-------------------------------------------------|-----|------|
| X <sub>TALK</sub> | Crosstalk         | $R_L = 50 \Omega$ , $f = 1 MHz$ , See Figure 6  | -97 | dB   |
| O <sub>ISO</sub>  | OFF isolation     | $R_L = 50 \Omega$ , $f = 1 MHz$ , See Figure 5  | -85 | dB   |
| BW                | Bandwidth (-3 dB) | $R_L = 50 \Omega$ , $C_L = 5 pF$ , See Figure 7 | 900 | MHz  |

(1) For Max or Min conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type.

## 6.7 Switching Characteristics

over operating range,  $T_A = -40^{\circ}C$  to 85°C,  $V_{CC} = 3.3~V~\pm~10\%,~GND = 0~V$ 

|                    | PARAMETER                                                                                   | TEST CONDITIONS                                    | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------|-----|--------------------|-----|------|
| t <sub>pd</sub>    | Propagation delay <sup>(2)</sup> (3)                                                        | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 8 |     | 0.25               |     | ns   |
| t <sub>ON</sub>    | Line enable time, SEL to A, B, An, or Bn                                                    | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 4 |     |                    | 30  | ns   |
| t <sub>OFF</sub>   | Line disable time, SEL to A, B, An, or Bn                                                   | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 4 |     |                    | 25  | ns   |
| t <sub>ON</sub>    | Line enable time, $\overline{\text{OE}}$ to A, B, An, or Bn                                 | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 4 |     |                    | 30  | ns   |
| t <sub>OFF</sub>   | Line disable time, $\overline{\text{OE}}$ to A, B, An, or Bn                                | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 4 |     |                    | 25  | ns   |
| t <sub>SK(O)</sub> | Output skew between center port to any other port (2)                                       | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 9 |     |                    | 50  | ps   |
| t <sub>SK(P)</sub> | Skew between opposite transitions of the same output $\left(t_{PHL} - t_{PLH}\right)^{(2)}$ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 9 |     |                    | 20  | ps   |

<sup>(1)</sup> For Max or Min conditions, use the appropriate value specified under Electrical Characteristics for the applicable device type.

<sup>(2)</sup> Specified by design

<sup>(3)</sup> The bus switch contributes no propagational delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25 ns for 10-pF load. Since this time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagational delay to the system. Propagational delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and its interactions with the load on the driven side.

## 6.8 Typical Characteristics



#### 7 Parameter Measurement Information



Copyright © 2018, Texas Instruments Incorporated

- (1) All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \Omega$ ,  $t_r < 5$  ns,  $t_f < 5$  ns.
- (2) C<sub>L</sub> includes probe and jig capacitance.

Figure 4. Turn-On  $(t_{ON})$  and Turn-Off Time  $(t_{OFF})$ 



Copyright © 2018, Texas Instruments Incorporated

Figure 5. OFF Isolation (O<sub>ISO</sub>)



Figure 6. Crosstalk (X<sub>TALK</sub>)

## **Parameter Measurement Information (continued)**



Copyright © 2018, Texas Instruments Incorporated

Figure 7. Bandwidth (BW)



Figure 8. Propagation Delay

## **Parameter Measurement Information (continued)**



Output Skew t<sub>SK(P)</sub>

 $t_{SK(O)} = |t_{PLH1} - t_{PLH2}| \text{ or } |t_{PHL1} - t_{PHL2}|$ 

Figure 9. Skew Test

## **Parameter Measurement Information (continued)**



Copyright © 2018, Texas Instruments Incorporated

Figure 10. ON-State Resistance (R<sub>ON</sub>)



Figure 11. OFF-State Leakage Current



Figure 12. Capacitance

#### 8 Detailed Description

#### 8.1 Overview

The TMUX154E is a high-bandwidth switch specially designed for the switching and isolating of high-speed signals in systems with limited I/Os. The wide bandwidth (900 MHz) of this switch allows signals to pass with minimum edge and phase distortion. The device multiplexes differential or single ended signals from a single device to one of two corresponding outputs or from two different different devices to one single output. The switch is bidirectional and offers little or no attenuation of the high-speed signals. It is designed for low bit-to-bit skew and high channel-to-channel noise isolation.

#### 8.2 Functional Block Diagram



Copyright © 2018, Texas Instruments Incorporated

#### 8.3 Feature Description

The TMUX154E has an enable pin  $\overline{\text{EN}}$  that can place the signal paths in high impedance. This allows the user to isolate the signal path when it is not in use and consume less current.

#### 8.4 Device Functional Modes

The device functional modes are shown in Table 1.

**Table 1. Truth Table** 

| SEL | EN | FUNCTION   |
|-----|----|------------|
| Х   | Н  | Disconnect |
| L   | L  | A = A0     |
|     |    | B= B0      |
| Н   | L  | A = A1     |
|     |    | B = B1     |

## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

There are many applications in which processors and microcontrollers have a limited number of I/Os. The TMUX154E solution can effectively expand the limited number of I/Os by switching between multiple signal paths in order to interface them to a single processor or microcontroller. TMUX154E can also be used to connect a single microcontroller to two signal paths.

#### 9.2 Typical Application



Figure 13. Application Diagram

#### 9.2.1 Design Requirements

TI recommends that the digital control pins SEL and  $\overline{\text{EN}}$  be pulled up to  $V_{CC}$  or down to GND to avoid undesired switch positions that could result from the floating pin.

#### 9.2.2 Detailed Design Procedure

The TMUX154E can be properly operated without any external components. However, it is recommended that unused pins be connected to ground through a  $50-\Omega$  resistor to prevent signal reflections back into the device.

# **Typical Application (continued)**

# 9.2.3 Application Curves



Figure 14. Bandwidth

## 10 Power Supply Recommendations

TI recommends placing a bypass capacitor as close as possible to the supply pin V<sub>CC</sub> to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.

#### 11 Layout

#### 11.1 Layout Guidelines

Place supply bypass capacitors as close to  $V_{CC}$  pin as possible and avoid placing the bypass caps near the signal traces.

The high-speed traces should always be of equal length and must be no more than 4 inches; otherwise, the eye diagram performance may be degraded.

Route the high-speed signals using a minimum of vias and corners which will reduce signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the transmission line of the signal and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.

When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.

Do not route signal traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices, or IC's that use or duplicate clock signals.

Avoid stubs on the high-speed signals because they cause signal reflections.

Route all high-speed signal traces over continuous planes (VCC or GND), with no interruptions.

Avoid crossing over anti-etch, commonly found with plane splits.

For high frequency systems, a printed circuit board with at least four layers is recommended: two signal layers separated by a ground layer and a power layer. The majority of signal traces should run on a single layer, preferably Signal 1. Immediately next to this layer should be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. For more information on layout guidelines, see *High Speed Layout Guidelines* (SCAA082)

## 11.2 Layout Example



Figure 15. Layout Recommendation

#### 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Implications of Slow or Floating CMOS Inputs, SCBA004
- High Speed Layout Guidelines, SCAA082

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       | (1)    | (2)           |                  |                       | (5)  | (4)                           | (5)                        |              | (0)              |
| TMUX154EDGSR          | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | NIPDAUAG   SN                 | Level-1-260C-UNLIM         | -40 to 85    | 1A6              |
| TMUX154EDGSR.B        | Active | Production    | VSSOP (DGS)   10 | 2500   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 85    | 1A6              |
| TMUX154ERSWR          | Active | Production    | UQFN (RSW)   10  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BXV              |
| TMUX154ERSWR.B        | Active | Production    | UQFN (RSW)   10  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BXV              |
| TMUX154ERSWRG4        | Active | Production    | UQFN (RSW)   10  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BXV              |
| TMUX154ERSWRG4.B      | Active | Production    | UQFN (RSW)   10  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | BXV              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

17-Jun-2025

# PACKAGE MATERIALS INFORMATION

18-Jun-2025

#### **TAPE AND REEL INFORMATION**



# 

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMUX154EDGSR   | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| TMUX154ERSWR   | UQFN            | RSW                | 10 | 3000 | 180.0                    | 9.5                      | 1.6        | 2.0        | 0.8        | 4.0        | 8.0       | Q1               |
| TMUX154ERSWR   | UQFN            | RSW                | 10 | 3000 | 180.0                    | 8.4                      | 1.7        | 2.1        | 0.7        | 4.0        | 8.0       | Q1               |
| TMUX154ERSWRG4 | UQFN            | RSW                | 10 | 3000 | 180.0                    | 8.4                      | 1.7        | 2.1        | 0.7        | 4.0        | 8.0       | Q1               |

# PACKAGE MATERIALS INFORMATION

18-Jun-2025



\*All dimensions are nominal

| 7 111 41111011010110 41 0 11011111141 |              |                 |          |      |             |            |             |
|---------------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|
| Device                                | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |
| TMUX154EDGSR                          | VSSOP        | DGS             | 10       | 2500 | 366.0       | 364.0      | 50.0        |
| TMUX154ERSWR                          | UQFN         | RSW             | 10       | 3000 | 189.0       | 185.0      | 36.0        |
| TMUX154ERSWR                          | UQFN         | RSW             | 10       | 3000 | 210.0       | 185.0      | 35.0        |
| TMUX154ERSWRG4                        | UQFN         | RSW             | 10       | 3000 | 210.0       | 185.0      | 35.0        |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This package complies to JEDEC MO-288 variation UDEE, except minimum package height.

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.