## Low Input Voltage, 500mA Linear Regulator #### DESCRIPTION The MP2002A is a low-current, low-dropout linear regulator operating over a single input supply between 1.35V to 6.5V. The output voltage of the MP2002A is adjustable via an external resistor divider. The MP2002A can supply up to 500mA of load current. The enable pin (EN) allows the part to be put into a low current shutdown mode (EN = 0). The MP2002A features thermal overload and current limit protection. It is available in an 8-pin QFN (2x 3mm) package #### **FEATURES** - Power Good Open-Drain Output - Operates from 1.35V to 6.5V Input - Low 300mV Dropout at 500mA Output - Stable with Very Small Ceramic Capacitors - 2% Feedback Reference - Adjustable Output Voltage Option from 0.5V to 5V Using an External Resistor Divider - Better Than 0.001%/mA Load Regulation - Low 100µA Ground Current - Internal Thermal Protection - Current Limit Protection - 7µA Typical Shutdown Current - Available in a QFN-8 (2mmx3mm) Package #### **APPLICATIONS** - Low-Current Regulators - Battery-Powered Systems - Cellular Phones All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. #### TYPICAL APPLICATION ## MP2002A - LOW INPUT VOLTAGE, 500mA LINEAR REGULATOR ## **ORDERING INFORMATION** | Part Number* | Package | ackage Top Marking | | |--------------|-----------------|--------------------|---| | MP2002AGD | QFN-8 (2mmx3mm) | See Below | 1 | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP2002AGD-Z). ## **TOP MARKING** BLRY LLLL BLR: Product code of MP2002AGD Y: Year code LLLL: Lot number ## **PACKAGE REFERENCE** #### PIN FUNCTIONS | Pin# | Name | Description | |------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | OUT | <b>Regulator output.</b> OUT is the output of the linear regulator. Bypass OUT to GND with a 4.7µF or greater capacitor. | | 2 | NC | No connection. | | 3 | PG | <b>Power good open-drain output.</b> If PG is pulled up to an external voltage, PG will be deasserted (pulled high by external power source) if input power is off. See the Application Information section on page 10 for additional details. | | 4 | FB | <b>Feedback input.</b> Connect a resistive voltage divider from OUT to FB to set the output voltage. OUT feedback threshold is 0.5V. | | 5 | EN | <b>Enable input.</b> Drive EN above 1.2V to turn on the MP2002A; drive EN below 0.4V to turn it off. | | 6 | GND,<br>Exposed pad | Ground. The exposed pad must be connected to the GND plane. | | 7 | NC | No connection. | | 8 | IN | <b>Power source input.</b> IN supplies the internal power to the MP2002A, and is the source of the pass transistor. Bypass IN to GND with a 2.2µF or greater capacitor. | ### **ABSOLUTE MAXIMUM RATINGS (1)** | IN, PG, FB to GND | 0.3V to +7V | |--------------------------|-----------------------------------| | EN to GND | 0.3V to $V_{IN} + 0.3V$ | | OUT | 0.3V to $V_{IN} + 0.3V$ | | Continuous power dissipa | ation $(T_A = 25^{\circ}C)^{(2)}$ | | | 2.27W | | Junction temperature | | | Load tomporature | 20000 | | Lead temperature | 260°C | ## Recommended Operating Conditions (3) | • | • | |----------------------------------|-----------------------| | Input Voltage (V <sub>IN</sub> ) | 1.35V to 6.5V | | Output voltage | | | Load current | | | Maximum junction temp (7 | Г <sub>і</sub> )125°С | # Thermal Resistance θ JA θ JC QFN-8 (2mmx3mm) 55 ..... 12... °C/W #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature, $T_J$ (MAX), the junction-to-ambient thermal resistance, $\theta_{JA}$ , and the ambient temperature, $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7 4-layer board. The value of $\theta_{JA}$ is only valid for comparison with other packages, and cannot be used for design purposes. These values are calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. ## **ELECTRICAL CHARACTERISTICS** $V_{IN} = 1.8V$ , $V_{OUT} = 1.2V$ , $C_{OUT} = 4.7\mu F$ , $C_{IN} = 2.2\mu F$ , $T_A = 25^{\circ}C$ , unless otherwise noted. | Parameter | Symbol | Condition | Min | <b>Typ</b> (5) | Max | Units | |-----------------------------------|-----------------|---------------------------------------------------------------------------------|-------|----------------|-------|-------| | Operating voltage | | I <sub>OUT</sub> = 1mA | 1.35 | | 6.5 | V | | Cround pin ourront | | I <sub>OUT</sub> = 1mA <sup>(7)</sup> | | 100 | | μA | | Ground pin current | | Iоит = 500mA | | 5 | | mA | | Shutdown current | | $V_{EN} = 0V$ , $V_{IN} = 5V$ | | 7 | | μA | | FB regulation voltage | | | 0.482 | 0.500 | 0.508 | V | | FB regulation voltage | | -40°C ≤ T <sub>A</sub> ≤ +85°C | 0.477 | 0.495 | 0.513 | V | | Dropout voltage (8) | | Iоит = 500mA | | 290 | | mV | | Line regulation (6) | | $I_{OUT} = 1mA,$<br>$V_{IN} = (V_{OUT} + 0.5V) \text{ to } 6.5V^{(8)}$ | | 0.005 | | %/V | | Load regulation (6) | | $I_{OUT} = 1 \text{mA to } 500 \text{mA},$<br>$V_{IN} = V_{OUT} + 0.5 \text{V}$ | | 0.001 | | %/mA | | Power good low output voltage (9) | V <sub>OL</sub> | I <sub>SINK</sub> = 0.5mA | | 0.5 | | V | | EN high input voltage | | | 1.2 | | | V | | EN low input voltage | | | | | 0.4 | V | | EN input bias current | | V <sub>EN</sub> = 1.5V, 5V | | 0.01 | 1 | μA | | Thermal protection | | | | 155 | | °C | | Current limit | | | 550 | 730 | | mA | #### Notes: - 5) Parameter is guaranteed by design. Not tested in production. 6) Resistors for VOUT are measured as $10k\Omega$ , $14k\Omega$ , 1%. - The ground current does not include the current through the feedback current. - Dropout voltage is defined as the input to output differential when the output voltage drops 1% below its nominal value. - 9) $V_{\text{FEEDBACK}}$ is 90% of the regulated value with a 10k $\Omega$ pull-up resistor to 5V #### TYPICAL PERFORMANCE CHARACTERISTICS C1 = 2.2 $\mu$ F, C2 = 4.7 $\mu$ F, C3 = 1nF, T<sub>A</sub> = 25°C, unless otherwise noted. ## TYPICAL PERFORMANCE CHARACTERISTICS (continued) $C1 = 2.2\mu F$ , $C2 = 4.7\mu F$ , C3 = 1nF, $T_A = 25^{\circ}C$ , unless otherwise noted. ## Feedback Voltage vs. Temperature ## TYPICAL PERFORMANCE CHARACTERISTICS (continued) C1 = 2.2 $\mu$ F, C2 = 4.7 $\mu$ F, C3 = 1nF, T<sub>A</sub> = 25°C, unless otherwise noted. ## **FUNCTIONAL BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** ## **OPERATION** The MP2002A is a low-current, low-voltage, high power supply rejection ratio (PSRR), low-dropout linear regulator. It is intended for devices that require very low voltage, low quiescent current power, and high PSRR (e.g. wireless modems, pagers, and cellular phones). The MP2002A uses a PNP transistor. It features internal thermal shutdown and an internal current limit circuit. #### APPLICATION INFORMATION #### **Setting the Output Voltage** The MP2002A has an adjustable output voltage, set via an external resistor divider (R1 and R2). R1 can be calculated with Equation (1): $$R1 = R2 \times \left( \frac{V_{OUT} - V_{FB}}{V_{FB}} \right)$$ (1) Where V<sub>FB</sub> is the feedback voltage threshold on the OUT pin (about 0.5V). For example, if the output voltage is 2.5V and R2 is $10k\Omega$ , R1 would be $40k\Omega$ . A standard $40k\Omega$ (±1%) resistor can be used for R1. Table 1 lists R1 values for typical output voltages (assuming R2 = $10k\Omega$ ). Table 1: Adjustable Output Voltage and R1 **Values** | <b>V</b> оит <b>(V)</b> | R1 (kΩ) | |-------------------------|---------| | 1.25 | 15 | | 1.5 | 20 | | 1.8 | 26 | | 2 | 30 | | 2.5 | 40 | | 2.8 | 46 | | 3 | 50 | | 3.3 | 56 | | 4 | 70 | | 5 | 90 | #### Power Good (PG) The power good (PG) pin is an open-drain output with a pull-up resistor ( $10k\Omega$ recommended). The pull-up resistor can be tied to a 0V to 5.5V supply within the voltage range of the pin. For example, the pull-up resistor can be tied to the input voltage when it is being monitored by an IC powered from this input voltage. PG monitors the output voltage. If the output voltage is 10% below its regulation point, the PG pin is pulled low. PG can be pulled up by external power source. PG is pulled high by the external VCC when V<sub>IN</sub> is below 0.86V (typically), because the internal control circuits are disabled and the open-drain FET is off. When EN is off and V<sub>IN</sub> drops below the under-voltage lockout (UVLO) threshold, PG is pulled low. ## Selecting the Bypass Capacitor To reduce noise, the reference voltage can be bypassed via an external capacitor. It is recommended to use a low-ESR ceramic capacitor for the best performance. 10 MP2002A Rev. 1.0 #### MP2002A - LOW INPUT VOLTAGE, 500mA LINEAR REGULATOR #### **PCB Layout Guidelines** PCB layout is critical for good regulation, ripple rejection, transient response, and thermal performance. It is highly recommended to duplicate the EVB layout for optimal performance. For the best results, refer to Figure 2 and follow the guidelines below: - 1. Place ceramic input ceramic capacitors close to the IN pin. - 2. Place ceramic output capacitors close to the OUT pin. - Ensure all feedback connections are short and direct. - 4. Place the feedback resistors and compensation components as close to the chip as possible. - 5. Connect IN, OUT, and especially GND to a large copper area to cool the chip, and improve thermal performance and long-term reliability. Top Layer Bottom Layer Figure 2: Recommended PCB Layout ## TYPICAL APPLICATION CIRCUIT Figure 3: Typical Application Circuit with Fixed OUT Pin (10) #### Note: 10) If PG is pulled up to an external power supply, see the Power Good (PG) section on page 10. ## **PACKAGE INFORMATION** ## QFN-8 (2mmx3mm) **TOP VIEW** **BOTTOM VIEW** **SIDE VIEW** **DETAIL A** **RECOMMENDED LAND PATTERN** #### **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX. - 4) DRAWING CONFORMS TO JEDEC MO-229, VARIATION VCED-2. - 5) DRAWING IS NOT TO SCALE. ## **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |-------------|-----------------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Diameter | Tape Width | Tape Pitch | | MP2002AGD-Z | QFN-8 (2mmx3mm) | 5000 | N/A | 13in | 12mm | 8mm | 14 MP2002A Rev. 1.0 ## MP2002A - LOW INPUT VOLTAGE, 500mA LINEAR REGULATOR ## **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 4/23/2021 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.