# TPS735-Q1 500-mA, low quiescent current, low-noise, high PSRR, low-dropout linear regulator #### 1 Features - · Qualified for automotive applications - AEC-Q100 qualified with the following results: - Device temperature grade 1: –40°C to 125°C ambient operating temperature range - Device HBM ESD classification level 2 - Device CDM ESD classification level C4B - Input voltage: 2.7 V to 6.5 V - 500-mA low-dropout regulator with EN - Low I<sub>Ω</sub>: 46 μA - Multiple output voltage versions available: - Fixed outputs of 1 V to 4.3 V - Adjustable outputs from 1.25 V to 6 V - High PSRR: 68 dB at 1 kHz - Low noise: 13.2 μV<sub>RMS</sub> - Fast startup time: 45 μs - Stable with a low-ESR, 2-µF output capacitor - · Excellent load and line transient response - 2% overall accuracy (load, line, temperature, V<sub>OUT</sub> > 2.2 V) - Low dropout: 280 mV at 500 mA - 3-mm x 3-mm VSON-8 packages #### 2 Applications - · Automotive infotainment - Navigation systems - · WiFi, WiMax modules - Telematics systems - Microprocessor power #### 3 Description The TPS735-Q1 family of low-dropout (LDO), low-power linear regulators offers excellent ac performance with very low ground current. High power-supply rejection ratio (PSRR), low noise, fast start-up, and excellent line and load transient responses are provided while consuming a very low 46 µA (typical) ground current. The TPS735-Q1 family of devices is stable with ceramic capacitors and uses an advanced BiCMOS fabrication process to yield a typical dropout voltage of 280 mV at 500-mA output. The TPS735-Q1 family of devices uses a precision voltage reference and feedback loop to achieve overall accuracy of 2% (V<sub>OUT</sub> > 2.2 V) over all load, line, process, and temperature variations. This family of devices is fully specified from $T_A = -40\,^{\circ}\text{C}$ to 125°C and is offered in a low-profile, 3-mm × 3-mm VSON package. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|-------------------| | TPS735-Q1 | VSON (8) | 3.00 mm × 3.00 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. #### **Typical Application** Optional input capacitor, C<sub>IN</sub>, to improve source impedance, noise, and PSRR. # **Table of Contents** | 1 | Features 1 | 8 Application and Implementation | on 11 | |---|----------------------------------------|------------------------------------|-----------------------| | 2 | Applications 1 | 8.1 Application Information | 11 | | 3 | Description 1 | 8.2 Typical Application | 11 | | 4 | Revision History2 | 9 Power Supply Recommendation | ons 14 | | 5 | Pin Configuration and Functions 3 | 10 Layout | 14 | | 6 | Specifications4 | 10.1 Layout Guidelines | 14 | | • | 6.1 Absolute Maximum Ratings 4 | 10.2 Layout Example | 17 | | | 6.2 ESD Ratings | 11 Device and Documentation So | upport 18 | | | 6.3 Recommended Operating Conditions 4 | 11.1 Device Support | 18 | | | 6.4 Thermal Information | 11.2 Documentation Support | 18 | | | 6.5 Electrical Characteristics5 | 11.3 Receiving Notification of Doc | umentation Updates 18 | | | 6.6 Typical Characteristics | 11.4 Community Resources | 18 | | 7 | Detailed Description 8 | 11.5 Trademarks | 18 | | | 7.1 Overview 8 | 11.6 Electrostatic Discharge Cauti | on18 | | | 7.2 Functional Block Diagram 8 | 11.7 Glossary | 18 | | | 7.3 Feature Description9 | 12 Mechanical, Packaging, and C | | | | 7.4 Device Functional Modes | Information | 19 | | | | | | # 4 Revision History | Changes from Revision A (January 2015) to Revision B | Page | |------------------------------------------------------------------------------------------------------------|------| | Added title to first page figure | 1 | | • Changed time scale from 10 ms to 10 $\mu$ s in TPS73525-Q1 Turn-On Response ( $V_{IN} = V_{EN}$ ) figure | 13 | | • Changed time scale from 10 ms to 10 μs in TPS73525-Q1 Turn-On Response Using EN figure | 13 | | Changes from Original (October 2014) to Revision A | Page | | Made changes to product preview document | 1 | # **5 Pin Configuration and Functions** #### DRB Package 8-Pin VSON With Exposed Thermal Pad Top View NC = No internal connection. #### **Pin Functions** | I | PIN | 1/0 | DESCRIPTION | |-------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | EN | 5 | I | Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. The EN pin can be connected to the IN pin if not used. | | FB | 3 | I | This pin is only available for the adjustable version. The FB pin is the input to the control-loop error amplifier, and is used to set the output voltage of the device. | | GND | 4 | _ | Ground | | IN | 8 | - 1 | Input supply | | NC | 2, 6, 7 | _ | Not internally connected | | NR | 3 | _ | This pin is only available for the fixed voltage versions. Connecting an external capacitor to this pin bypasses noise generated by the internal band gap and allows the output noise to be reduced to very low levels. The maximum recommended capacitor is 0.01 µF. | | OUT | 1 | 0 | This pin is the output of the regulator. A small 2-µF ceramic capacitor is required from this pin to ground to assure stability. | | Exposed pad | thermal | _ | The pad must be tied to the GND pin. | #### 6 Specifications #### 6.1 Absolute Maximum Ratings At -40°C $\leq T_J$ and $T_A \leq 125$ °C (unless otherwise noted). All voltages are with respect to GND. (1) | | | MIN | MAX | UNIT | |------------------------------------------------|---------------------------------|---------------|----------------------------|------| | | V <sub>IN</sub> | -0.3 | 7 | V | | Voltage | V <sub>EN</sub> | -0.3 | $V_{IN} + 0.3$ | V | | Voltage | V <sub>FB</sub> | -0.3 | 1.6 | V | | | V <sub>OUT</sub> | -0.3 | V <sub>IN</sub> + 0.3 | V | | Current | I <sub>OUT</sub> | Intern | ally limited | Α | | Continuous total power dissipation | Continuous, P <sub>D(tot)</sub> | See the Power | <i>Dissipation</i> section | | | Operating junction temperature, T <sub>J</sub> | | -40 | <b>-40</b> 150 | | | Storage temperature, T <sub>stg</sub> | | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed as absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated as recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | | VALUE | UNIT | |-------------|-------------------------|-----------------------------------|------------------------------|-------|------| | | | Human body model (HBM), per AEC C | 1100-002 <sup>(1)</sup> | ±2000 | | | $V_{(ESD)}$ | Electrostatic discharge | Charged device model (CDM), per | Corner pins (1, 4, 5, and 8) | ±750 | V | | | | AEC Q100-011 | Other pins | ±500 | | <sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------|--------------------------------|----------|-----|------| | $V_{IN}$ | Input voltage | 2.7 | 6.5 | V | | $V_{OUT}$ | Output voltage | $V_{FB}$ | 6 | V | | I <sub>OUT</sub> | Output current <sup>(1)</sup> | 0 | 500 | mA | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | <sup>(1)</sup> When operating at $T_J$ near 125°C, $I_{OUT(min)}$ is 500 $\mu A$ . #### 6.4 Thermal Information | | | TPS735-Q1 | | |----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DRB (VSON) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 54.1 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 71.0 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 28.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 2.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 28.5 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 9.7 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics Over operating temperature range ( $-40^{\circ}\text{C} \le \text{T}_{\text{J}}$ , $\text{T}_{\text{A}} \le 125^{\circ}\text{C}$ ), $\text{V}_{\text{IN}} = \text{V}_{\text{OUTnom}} + 0.5 \text{ V}$ or 2.7 V (whichever is greater), $\text{I}_{\text{OUT}} = 1 \text{ mA}$ , $\text{V}_{\text{EN}} = \text{V}_{\text{IN}}$ , $\text{C}_{\text{OUT}} = 2.2 \text{ }\mu\text{F}$ , and $\text{C}_{\text{NR}} = 0.01 \text{ }\mu\text{F}$ , unless otherwise noted. For the adjustable version (TPS73501-Q1), $\text{V}_{\text{OUT}} = 3 \text{ V}$ . Typical values are at $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ . | PARAMETER | | TEST CONI | TEST CONDITIONS | | TYP | MAX | UNIT | |-------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------|----------------------|-------|---------------| | V <sub>IN</sub> | Input voltage <sup>(1)</sup> | | | 2.7 | | 6.5 | V | | $V_{FB}$ | Internal reference (TPS73501-Q1) | T <sub>J</sub> = 25°C | | 1.196 | 1.208 | 1.220 | V | | V <sub>OUT</sub> | Output voltage range<br>(TPS73501-Q1) | | | V <sub>FB</sub> | | 6 | V | | | DC output accuracy <sup>(1)</sup> | 1 mA ≤ I <sub>OUT</sub> ≤ 500 mA, | V <sub>OUT</sub> > 2.2 V | -2% | ±1% | 2% | | | | DC output accuracy | $V_{OUT} + 0.5 \text{ V} \le V_{IN} < 6.5 \text{ V}$ | $V_{OUT} \le 2.2 \text{ V}$ | -3% | ±1% | 3% | | | $\Delta V_{OUT(\Delta VIN)}$ | Line regulation <sup>(1)</sup> | $V_{OUTnom} + 0.5 V \le V_{IN} \le 6.5 V$ | | | 0.02 | | %/V | | $\Delta V_{OUT(\Delta IOUT)}$ | Load regulation | 500 μA ≤ I <sub>OUT</sub> ≤ 500 mA | | | 0.005 | | %/mA | | $V_{DO}$ | Dropout voltage <sup>(2)</sup><br>(V <sub>IN</sub> = V <sub>OUTnom</sub> - 0.1 V) | I <sub>OUT</sub> = 500 mA | | | 280 | 500 | mV | | I <sub>LIM</sub> | Output current limit | $V_{OUT} = 0.9 \times V_{OUTnom}$ , $V_{IN} = V_{OUTnom} + 0.9 \text{ V}$ , $V_{IN} \ge 2.7 \text{ V}$ | | 800 | 1170 | 1900 | mA | | I <sub>GND</sub> | Ground pin current | 10 mA ≤ I <sub>OUT</sub> ≤ 500 mA | | | 45 | 65 | μА | | I <sub>SHDN</sub> | Shutdown current | V <sub>EN</sub> ≤ 0 V | | | 0.15 | 1 | μΑ | | I <sub>FB</sub> | Feedback pin current<br>(TPS73501-Q1) | V <sub>OUTnom</sub> = 1.2 V | | -0.5 | | 0.5 | μΑ | | | Power-supply rejection ratio | $V_{\text{IN}} = 3.85 \text{ V}, V_{\text{OUT}} = 2.85 \text{ V}, \\ C_{\text{NR}} = 0.01 \mu\text{F}, \\ I_{\text{OUT}} = 100 \text{ mA}$ | f = 100 Hz | | 60 | | dB | | DODD | | | f = 1k Hz | | 68 | | dB | | PSRR | | | f = 10 kHz | | 41 | | dB | | | | | f = 100 kHz | | 21 | | dB | | M | Outrot a sissonalis | BW = 10 Hz to | C <sub>NR</sub> = 0.01 μF | 1 | 1 x V <sub>OUT</sub> | | $\mu V_{RMS}$ | | $V_n$ | Output noise voltage | 100 kHz, V <sub>OUT</sub> = 2.8 V | C <sub>NR</sub> = none | 9 | 5 × V <sub>OUT</sub> | | $\mu V_{RMS}$ | | | | C <sub>NR</sub> = none | | | 45 | | μS | | | Otantum time | C <sub>NR</sub> = 0.001 μF | | | 45 | | μS | | t <sub>STR</sub> | Startup time | $C_{NR} = 0.01 \ \mu F$ | | 50 | | μS | | | | | C <sub>NR</sub> = 0.047 μF | | | 50 | | μS | | V <sub>EN(HI)</sub> | Enable high (enabled) | | | 1.2 | | | V | | V <sub>EN(LO)</sub> | Enable low (shutdown) | | | | | 0.4 | V | | I <sub>EN(HI)</sub> | Enable pin current, enabled | V <sub>EN</sub> = V <sub>IN</sub> = 6.5 V | | | 0.03 | 1 | μА | | | Thermal abutdown temperature | Shutdown, temperature increa | asing | | 165 | | °C | | T <sub>sd</sub> | Thermal shutdown temperature | Reset, temperature decreasing | Reset, temperature decreasing | | | | °C | | UVLO | Undervoltage lockout | V <sub>IN</sub> rising | | 1.9 | 2.2 | 2.65 | V | | V <sub>hys</sub> | Hysteresis | V <sub>IN</sub> falling | | | 70 | | mV | <sup>(1)</sup> Minimum $V_{IN} = V_{OUT} + V_{DO}$ or 2.7 V, whichever is greater. (2) $V_{DO}$ is not measured for this family of devices with $V_{OUT_{nom}} < 2.8$ V because the minimum $V_{IN} = 2.7$ V. #### 6.6 Typical Characteristics Over operating temperature range ( $-40^{\circ}C \le T_J$ , $T_A \le 125^{\circ}C$ ), $V_{IN} = V_{OUTnom} + 0.5 \text{ V}$ or 2.7 V (whichever is greater), $I_{OUT} = 1 \text{ mA}$ , $V_{EN} = V_{IN}$ , $C_{OUT} = 2.2 \text{ }\mu\text{F}$ , and $C_{NR} = 0.01 \text{ }\mu\text{F}$ , unless otherwise noted. $T_A = 25^{\circ}C$ , unless otherwise noted. #### **Typical Characteristics (continued)** Over operating temperature range ( $-40^{\circ}\text{C} \le \text{T}_{\text{J}}$ , $\text{T}_{\text{A}} \le 125^{\circ}\text{C}$ ), $\text{V}_{\text{IN}} = \text{V}_{\text{OUTnom}} + 0.5 \text{ V}$ or 2.7 V (whichever is greater), $\text{I}_{\text{OUT}} = 1 \text{ mA}$ , $\text{V}_{\text{EN}} = \text{V}_{\text{IN}}$ , $\text{C}_{\text{OUT}} = 2.2 \text{ \muF}$ , and $\text{C}_{\text{NR}} = 0.01 \text{ \muF}$ , unless otherwise noted. $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , unless otherwise noted. #### 7 Detailed Description #### 7.1 Overview The TPS735-Q1 family of low dropout (LDO) regulators combines the high performance required by many radio frequency (RF) and precision analog applications with ultra-low current consumption. High PSRR is provided by a high-gain, high-bandwidth error loop with good supply rejection and very low headroom ( $V_{IN} - V_{OUT}$ ). Fixed voltage versions provide a noise reduction pin to bypass noise generated by the band-gap reference and to improve PSRR. A quick-start circuit fast-charges this capacitor at startup. The combination of high performance and low ground current also make the TPS735-Q1 family of devices an excellent choice for portable applications. All versions have thermal and overcurrent protection and are fully specified from $-40^{\circ}\text{C} \leq T_{.J}$ , $T_{A} \leq 125^{\circ}\text{C}$ . #### 7.2 Functional Block Diagram NOTE: Fixed voltage versions between 1 V to 1.2 V have a 1-V band-gap circuit instead of a 1.208-V band-gap circuit. OUT IN $\Pi$ 3.3 MΩ Current Limit ΕN Thermal Overshoot Shutdown Detect UVLO 1.208-V ₩ FΒ Bandgap 500 kΩ Figure 13. Fixed Voltage Versions Figure 14. Adjustable Voltage Versions #### 7.3 Feature Description #### 7.3.1 Internal Current-Limit The TPS735-Q1 internal current-limit helps protect the regulator during fault conditions. During current-limit, the output sources a fixed amount of current that is largely independent of the output voltage. For reliable operation, do not operate the device in current-limit for extended periods of time. The PMOS pass element in the TPS735-Q1 family of devices has a built-in body diode that conducts current when the voltage at the OUT pin exceeds the voltage at the IN pin. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting can be appropriate. #### 7.3.2 Shutdown The enable pin (EN) is active high and is compatible with standard and low-voltage TTL-CMOS levels. When shutdown capability is not required, the EN pin can be connected to the IN pin. #### 7.3.3 Dropout Voltage The TPS735-Q1 family of devices uses a PMOS pass transistor to achieve low dropout. When $(V_{IN} - V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance $(R_{(IN/OUT)})$ of the PMOS pass element. $V_{DO}$ scales with the output current because the PMOS device behaves like a resistor in dropout. As with any linear regulator, PSRR and transient response are degraded when $(V_{IN} - V_{OUT})$ approaches dropout. This effect is shown in the *Typical Characteristics* section (see Figure 8 through Figure 10). #### 7.3.4 Startup and Noise Reduction Capacitor Fixed voltage versions of the TPS735-Q1 family of devices use a quick-start circuit to fast-charge the noise reduction capacitor, $C_{NR}$ , if present (see the *Functional Block Diagram* section). This architecture allows the combination of very-low output noise and fast startup times. The NR pin is high impedance so a low-leakage $C_{NR}$ capacitor must be used. Most ceramic capacitors are appropriate in this configuration. A high-quality, COG-type (NPO) dielectric ceramic capacitor is recommended for $C_{NR}$ when used in environments where abrupt changes in temperature can occur. Note that for fastest start-up, apply $V_{IN}$ first, then drive the enable pin (EN) high. If the EN pin is tied to the IN pin, start-up is somewhat slower. Refer to the *Typical Application* section (see Figure 17 and Figure 18). The quick-start switch is closed for approximately 135 $\mu$ s. To ensure that $C_{NR}$ is charged during the quick-start time, use a capacitor with a value of no more than 0.01 $\mu$ F. #### 7.3.5 Transient Response As with any regulator, increasing the size of the output capacitor reduces overshoot and undershoot magnitude but increases the transient response duration. In the adjustable version, adding $C_{FB}$ between the OUT and FB pins improves stability and transient response performance. The transient response of the TPS735-Q1 family of devices is enhanced by an active pulldown that engages when the output overshoots by approximately 5% or more when the device is enabled. When enabled, the pull-down device behaves like a $400-\Omega$ resistor to ground. #### 7.3.6 Undervoltage Lockout (UVLO) The TPS735-Q1 family of devices uses an undervoltage lockout circuit to keep the output shut off until the internal circuitry is operating properly. The UVLO circuit has a deglitch feature so that the UVLO typically ignores undershoot transients on the input if the transients are less than $50~\mu s$ in duration. #### 7.3.7 Minimum Load The TPS735-Q1 family of devices is stable and well-behaved with no output load. To meet the specified accuracy, a minimum load of 500 $\mu$ A is required. Below 500 $\mu$ A and at junction temperatures near 125°C, the output can drift up enough to cause the output pulldown to turn on. The output pulldown limits voltage drift to 5% (typically) but ground current can increase by approximately 50 $\mu$ A. In most applications, the junction does not reach high temperatures at light loads because very little power is dissipated. Therefore, the specified ground current is valid at no load in most applications. #### 7.4 Device Functional Modes #### 7.4.1 Normal Operation The device regulates to the nominal output voltage under the following conditions: - The input voltage has previously exceeded the UVLO voltage and has not decreased below the UVLO threshold minus V<sub>hvs</sub>. - The input voltage is greater than the nominal output voltage added to the dropout voltage. - The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold. - The output current is less than the current limit. - The device junction temperature is less than the thermal shutdown temperature. #### 7.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this condition, the output voltage is equal to the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device is in a triode state and the LDO behaves like a resistor. Line or load transients in dropout can result in large output voltage deviations. #### 7.4.3 Disabled The device is disabled under the following conditions: - The input voltage is less than the UVLO threshold minus V<sub>hys</sub>, or has not yet exceeded the UVLO threshold. - The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold. - The device junction temperature is greater than the thermal shutdown temperature. Table 1 shows the conditions that lead to the different modes of operation. **Table 1. Device Functional Mode Comparison** | OPERATING MODE | PARAMETER | | | | | | | |--------------------------------------------------------------|----------------------------------------------------|---------------------------------------|-------------------------------------|------------------------|--|--|--| | OPERATING MODE | V <sub>IN</sub> | V <sub>EN</sub> | I <sub>OUT</sub> | TJ | | | | | Normal mode | $V_{IN} > V_{OUTnom} + V_{DO}$ and $V_{IN} > UVLO$ | $V_{EN} > V_{EN(HI)}$ | I <sub>OUT</sub> < I <sub>LIM</sub> | T <sub>J</sub> < 165°C | | | | | Dropout mode | $UVLO < V_{IN} < V_{OUTnom} + V_{DO}$ | $V_{EN} > V_{EN(HI)}$ | _ | T <sub>J</sub> < 165°C | | | | | Disabled mode<br>(any true condition<br>disables the device) | $V_{IN} < UVLO - V_{hys}$ | V <sub>EN</sub> < V <sub>EN(LO)</sub> | _ | T <sub>J</sub> > 165°C | | | | #### 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The TPS735-Q1 family of automotive-qualified LDO regulators provides a design with an ultra-low noise, high PSRR, low-dropout linear regulation with a very small ground current (46 µA, typical). The devices are stable with ceramic capacitors, and have a dropout voltage of 280 mV at the full output rating of 500 mA. The features of the TPS735-Q1 family of devices enables the LDO regulators to be suitable for a wide variety of applications, with minimal design complexity. #### 8.2 Typical Application Figure 15 shows the basic circuit connections for fixed-voltage models. Figure 16 gives the connections for the adjustable output version (TPS73501-Q1). Use the equation in Figure 16 to calculate the value of R1 and R2 for any output voltage. Figure 15. Typical Application Circuit for Fixed Voltage Versions Figure 16. Typical Application Circuit for Adjustable Voltage Versions #### Typical Application (continued) #### 8.2.1 Design Requirements #### 8.2.1.1 Input and Output Capacitor Requirements Although an input capacitor is not required for stability, connecting a 0.1- $\mu$ F to 1- $\mu$ F low-equivalent series-resistance (ESR) capacitor across the input supply near the regulator is good analog design practice. This capacitor counteracts reactive input sources and improves transient response and ripple rejection. A higher-value capacitor can be necessary if large, fast, rise-time load transients are anticipated or if the device is located several inches from the power source. If source impedance is not sufficiently low, a 0.1- $\mu$ F input capacitor can be necessary to ensure stability. The TPS735-Q1 family of devices is designed to be stable with standard ceramic output capacitors of values 2 $\mu$ F or larger. X5R- and X7R-type capacitors are best because they have minimal variation in value and ESR over temperature. Maximum ESR of the output capacitor is < 1 $\Omega$ and, therefore, the output capacitor type must either be ceramic or conductive polymer electrolytic. #### 8.2.1.2 Feedback Capacitor Requirements (TPS73501-Q1 only) The feedback capacitor ( $C_{FB}$ ), shown in Figure 16, is required for stability. For a parallel combination of R1 and R2 equal to 250 k $\Omega$ , any value between 3 pF to 1 nF can be used. Fixed voltage versions have an internal 30-pF feedback capacitor that is quick-charged at start-up. Larger value capacitors also improve noise slightly. The TPS73501-Q1 device is stable in unity-gain configurations (the OUT pin is tied to the FB pin) without $C_{FB}$ . #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Output Noise In most LDO regulators, the band gap is the dominant noise source. If a noise-reduction capacitor ( $C_{NR}$ ) is used with the TPS735-Q1 family of devices, the band gap does not contribute significantly to noise. Instead, noise is dominated by the output-resistor divider and the error-amplifier input. To minimize noise in a given application, use a 0.01- $\mu$ F noise reduction capacitor. For the adjustable version, smaller value resistors in the output resistor divider reduce noise. A parallel combination that gives 2 $\mu$ A of divider current has the same noise performance as a fixed voltage version with a $C_{NR}$ . To further optimize noise, ESR of the output capacitor can be set to approximately 0.2 $\Omega$ . This configuration maximizes phase margin in the control loop, reducing the total output noise up to 10%. The maximum recommended capacitor is 0.01 $\mu$ F. Equation 1 calculates the approximate integrated output noise from 10 Hz to 100 kHz with a $C_{NR}$ value of 0.01 $\mu F$ . $$V_{n} (\mu V_{RMS}) = 11 (\mu V_{RMS} / V) \times V_{OUT} (V)$$ (1) The TPS73501-Q1 adjustable version does not have the noise-reduction pin available, so ultra-low noise operation is not possible. Noise can be minimized according to the previously listed recommendations. #### **Typical Application (continued)** #### 8.2.3 Application Curves At $V_{IN} = V_{OUTnom}$ + 0.5 V or 2.7 V (whichever is greater), $I_{OUT}$ = 1 mA, $V_{EN}$ = $V_{IN}$ , $C_{OUT}$ = 2.2 $\mu F$ , $C_{NR}$ = 0.01 $\mu F$ , and $T_A$ = 25°C, unless otherwise noted. #### 9 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 2.7 V and 6.5 V. The input voltage range must provide adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, additional input capacitors with low ESR can help improve output noise. #### 10 Layout #### 10.1 Layout Guidelines For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close to each other as possible, connected by a wide, component-side, copper surface. The use of vias and long traces to create LDO component connections is strongly discouraged and negatively affects system performance. This grounding and layout scheme minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability. A ground reference plane is also recommended and is either embedded in the printed circuit board (PCB) itself or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shields the LDO from noise, and behaves similar to a thermal plane to spread (or sink) heat from the LDO device when connected to the PowerPAD<sup>TM</sup>. In most applications, this ground plane is necessary to meet thermal requirements. #### 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance To improve ac performance (such as PSRR, output noise, and transient response), designing the board with separate ground planes for $V_{\text{IN}}$ and $V_{\text{OUT}}$ is recommended, with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor must connect directly to the GND pin of the device. #### 10.1.2 Thermal Protection Thermal protection disables the output when the junction temperature rises to approximately 165°C, allowing the device to cool. When the junction temperature cools to approximately 145°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit can cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, limit junction temperature to 125°C maximum. To estimate the thermal margin in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, trigger thermal protection at least 40°C above the maximum expected ambient condition of a particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load. The internal protection circuitry of the TPS735-Q1 family of devices is designed to protect against overload conditions. This protection circuitry is not intended to replace proper heatsinking. Continuously running the TPS735-Q1 family of devices into thermal shutdown degrades device reliability. #### 10.1.3 Package Mounting Solder pad footprint recommendations for the TPS735-Q1 family of devices are available from the Texas Instruments web site at www.ti.com. #### 10.1.4 Power Dissipation The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the *Thermal Information* table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heatsink effectiveness. #### **Layout Guidelines (continued)** Power dissipation depends on input voltage and load conditions. Power dissipation is equal to the product of the output current and the voltage drop across the output pass element, as shown in Equation 2. $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (2) #### NOTE When the device is used in a condition of high input and low output voltages, $P_D$ can exceed the junction temperature rating even when the ambient temperature is at room temperature. Equation 3 is an example calculation for the power dissipation (P<sub>D</sub>) of the DRB package. $$P_D = (6.5 \text{ V} - 1.2 \text{ V}) \times 500 \text{ mA} = 2.65 \text{ W}$$ (3) Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output performance. On the DRB package, the primary conduction path for heat is through the exposed thermal pad to the PCB. The pad can be connected to ground or left floating; however, the pad must be attached to an appropriate amount of copper PCB area to ensure the device does not overheat. The maximum allowable junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device. Use Equation 4 to calculate the maximum junction-to-ambient thermal resistance. $$R_{\theta JA} = \frac{(125^{\circ}C - T_A)}{P_D} \tag{4}$$ #### **Layout Guidelines (continued)** Knowing the maximum $R_{\theta JA}$ , the minimum amount of PCB copper area needed for appropriate heatsinking can be estimated using Figure 22. NOTE: The $R_{A,IA}$ value at a board size of 9 in<sup>2</sup> (that is, 3 in x 3 in) is a JEDEC standard. Figure 22. $R_{\theta JA}$ vs Board Size Figure 22 shows the variation of $R_{\theta JA}$ as a function of copper area in the board that is connected to the thermal pad. Figure 22 is intended only as a guideline to demonstrate the effects of heat spreading in the ground plane and is not to be used to calculate actual thermal performance. #### NOTE When the device is mounted on an application PCB, TI strongly recommends using $\Psi_{JT}$ and $\Psi_{JB}$ , as explained in the *Estimating Junction Temperature* section. #### 10.1.5 Estimating Junction Temperature Using the thermal metrics $\Psi_{JT}$ and $\Psi_{JB}$ , as shown in the *Thermal Information* table, the junction temperature can be estimated with the corresponding formulas (given in Equation 5). $$\begin{split} \Psi_{JT}: \ T_J &= T_T + \Psi_{JT} \times \ P_D \\ \Psi_{JB}: \ T_J &= T_B + \Psi_{JB} \times \ P_D \end{split}$$ where: - P<sub>D</sub> is the power dissipation calculated with Equation 2, - T<sub>T</sub> is the temperature at the center-top of the device package, and - T<sub>B</sub> is the PCB temperature measured 1 mm away from the device package on the PCB surface (as shown in Figure 23). Figure 23. Measuring Points for $T_T$ and $T_B$ #### **Layout Guidelines (continued)** #### **NOTE** Both $T_{\text{T}}$ and $T_{\text{B}}$ can be measured on actual application boards using an infrared thermometer. For more information about measuring $T_T$ and $T_B$ , see the application note, *Using New Thermal Metrics*, SBVA025. According to Figure 24, the thermal metrics $(\Psi_{JT} \text{ and } \Psi_{JB})$ have very little dependency on copper area. Using $\Psi_{JT}$ or $\Psi_{JB}$ with Equation 5 is a good way to estimate $T_J$ by simply measuring $T_T$ or $T_B$ on an application board. Figure 24. $\Psi_{\text{JT}}$ and $\Psi_{\text{JB}}$ vs Board Size ## 10.2 Layout Example (1) $C_{IN}$ and $C_{OUT}$ are 0603 capacitors and $C_{NR}$ is a 0402 capacitor. The footprint is shown to scale with package size. Figure 25. TPS735-Q1 Fixed Version Layout Reference Diagram #### 11 Device and Documentation Support #### 11.1 Device Support #### 11.1.1 Device Nomenclature Table 2. Device Nomenclature<sup>(1)</sup> | PRODUCT | V <sub>OUT</sub> | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPS735 <b>xx(x)</b> <i>yyyz</i> | <ul> <li>XX(X) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 33 = 3.3 V; 125 = 1.25 V).</li> <li>YYY is the package designator.</li> <li>Z is the tape and reel quantity (R = 3000, T = 250).</li> <li>01 is the adjustable version.</li> </ul> | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Texas Instruments, Semiconductor and IC package thermal metrics application report - Texas Instruments, TPS735xxEVM-276 user's guide - Texas Instruments, Using new thermal metrics application report #### 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.4 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.5 Trademarks E2E is a trademark of Texas Instruments. PowerPAD is a trademark of Texas Instruments, Inc. All other trademarks are the property of their respective owners. #### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated family of devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # **DRB0008B** # **PACKAGE OUTLINE** VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. #### **EXAMPLE BOARD LAYOUT** #### **DRB0008B** #### VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. #### **EXAMPLE STENCIL DESIGN** # **DRB0008B** ### VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | (1) | (2) | | | (3) | (4) | (5) | | (0) | | TPS73501QDRBRQ1 | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 501DRB | | TPS73501QDRBRQ1.B | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 501DRB | | TPS73512QDRBRQ1 | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 512DRB | | TPS73512QDRBRQ1.B | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 512DRB | | TPS73515QDRBRQ1 | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 515DRB | | TPS73515QDRBRQ1.B | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 515DRB | | TPS73518QDRBRQ1 | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 518DRB | | TPS73518QDRBRQ1.B | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 518DRB | | TPS73525QDRBRQ1 | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 525DRB | | TPS73525QDRBRQ1.B | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 525DRB | | TPS73527QDRBRQ1 | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 527DRB | | TPS73527QDRBRQ1.B | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 527DRB | | TPS73530QDRBRQ1 | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 530DRB | | TPS73530QDRBRQ1.B | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 530DRB | | TPS73533QDRBRQ1 | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 533DRB | | TPS73533QDRBRQ1.B | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 533DRB | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. # **PACKAGE OPTION ADDENDUM** 23-May-2025 (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPS735-Q1: Catalog: TPS735 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS WHO WE PI WHO WE PI WHO WE BO WE Cavity A0 | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS73501QDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73512QDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73515QDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73518QDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73525QDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73527QDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73530QDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TPS73533QDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS73501QDRBRQ1 | SON | DRB | 8 | 3000 | 353.0 | 353.0 | 32.0 | | TPS73512QDRBRQ1 | SON | DRB | 8 | 3000 | 353.0 | 353.0 | 32.0 | | TPS73515QDRBRQ1 | SON | DRB | 8 | 3000 | 353.0 | 353.0 | 32.0 | | TPS73518QDRBRQ1 | SON | DRB | 8 | 3000 | 353.0 | 353.0 | 32.0 | | TPS73525QDRBRQ1 | SON | DRB | 8 | 3000 | 353.0 | 353.0 | 32.0 | | TPS73527QDRBRQ1 | SON | DRB | 8 | 3000 | 353.0 | 353.0 | 32.0 | | TPS73530QDRBRQ1 | SON | DRB | 8 | 3000 | 353.0 | 353.0 | 32.0 | | TPS73533QDRBRQ1 | SON | DRB | 8 | 3000 | 353.0 | 353.0 | 32.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.