### LME49723 Dual High Fidelity Audio Operational Amplifier

Check for Samples: LME49723

#### **FEATURES**

- Easily Drives 600Ω Loads
- Optimized for Superior Audio Signal Fidelity
- Output Short Circuit Protection
- PSRR and CMRR Exceed 100dB (typ)
- SOIC Package

#### **APPLICATIONS**

- · High Quality Audio Amplification
- High Fidelity Preamplifiers
- · High Fidelity Multimedia
- Phono Pre Amps
- High Performance Professional Audio
- High Fidelity Equalization and Crossover Networks
- High Performance Line Drivers
- High Performance Line Receivers
- High Fidelity Active Filters

#### **KEY SPECIFICATIONS**

- Power Supply Voltage Range: ±2.5 to ±17 V
- THD+N ( $A_V = 1$ ,  $V_{OUT} = 3V_{RMS}$ ,  $f_{IN} = 1kHz$ )
  - R<sub>L</sub> = 2kΩ: 0.0002 % (typ)
  - R<sub>L</sub> = 600Ω: 0.0002 % (typ)
- Input Noise Density: 3.6 nV/√Hz (typ)
- Slew Rate: ±8 V/µs (typ)
- Gain Bandwidth Product: 17 MHz (typ)
- Open Loop Gain (R<sub>L</sub> = 600Ω): 105 dB (typ)
- Input Bias Current: 200 nA (typ)
- Input Offset Voltage: 0.3 mV (typ)

#### DESCRIPTION

The LME49723 is part of the ultra-low distortion, low noise, high slew rate operational amplifier series optimized and fully specified for high performance, high fidelity applications. Combining advanced leading-edge process technology with state-of-the-art circuit design, the LME49723 audio operational amplifiers deliver superior audio signal amplification for outstanding audio performance. The LME49723 combines extremely low voltage noise density  $(3.6 \text{nV}/\sqrt{\text{Hz}})$  with vanishingly low THD+N (0.0002%)to easily satisfy the most demanding audio applications. To ensure that the most challenging loads are driven without compromise, the LME49723 has a high slew rate of ±20V/µs and an output current capability of ±26mA. Further, dynamic range is maximized by an output stage that drives 2kΩ loads to within 1V of either power supply voltage and to within 1.4V when driving  $600\Omega$  loads.

The LME49723's outstanding CMRR (100dB), PSRR (100dB), and  $V_{OS}$  (0.3mV) give the amplifier excellent operational amplifier DC performance.

The LME49723 has a wide supply range of ±2.5V to ±17V. Over this supply range the LME49723's input circuitry maintains excellent common-mode and power supply rejection, as well as maintaining its low input bias current. The LME49723 is unity gain stable.

The LME49723 is available in an 8-lead narrow body SOIC package. Demonstration boards are available for each package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

#### TYPICAL APPLICATION



Note: 1% metal film resistors, 5% polypropylene capacitors

Figure 1. Passively Equalized RIAA Phono Preamplifier

#### **CONNECTION DIAGRAM**



Figure 2. SOIC Package See Package Number D0008A



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ABSOLUTE MAXIMUM RATINGS**(1)(2)(3)

| Power Supply Voltage (V <sub>S</sub> = V <sup>+</sup> - V <sup>-</sup> ) | 36V                            |
|--------------------------------------------------------------------------|--------------------------------|
| Storage Temperature                                                      | −65°C to 150°C                 |
| Input Voltage                                                            | (V-) - 0.7V to (V+) + 0.7V     |
| Output Short Circuit <sup>(4)</sup>                                      | Continuous                     |
| Power Dissipation                                                        | Internally Limited             |
| ESD Susceptibility <sup>(5)</sup>                                        | 800V                           |
| ESD Susceptibility <sup>(6)</sup>                                        | 180V                           |
| Junction Temperature                                                     | 150°C                          |
| Thermal Resistance θ <sub>JA</sub> (SO)                                  | 145°C/W                        |
| Temperature Range T <sub>MIN</sub> ≤ T <sub>A</sub> ≤ T <sub>MAX</sub>   | -40°C ≤ T <sub>A</sub> ≤ 85°C  |
| Supply Voltage Range                                                     | ±2.5V ≤ V <sub>S</sub> ≤ ± 17V |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.
- (2) Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (4) Amplifier output connected to GND, any number of amplifiers within a package.
- (5) Human body model, 100pF discharged through a 1.5k $\Omega$  resistor.
- (6) Machine Model ESD test is covered by specification EIAJ IC-121-1981. A 200pF cap is charged to the specified voltage and then discharged directly into the IC with no external series resistor (resistance of discharge path must be under 50Ω).

#### **ELECTRICAL CHARACTERISTICS FOR THE LME49723<sup>(1)(2)</sup>**

The specifications apply for  $V_S = \pm 15V$ ,  $R_L = 2k\Omega$ ,  $f_{IN} = 1kHz$ ,  $T_A = 25^{\circ}C$ , unless otherwise specified.

|                              |                                                               |                                                                                        | 11.1                                   | LME4                   | 9723                 | Units                                |  |    |
|------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------|------------------------|----------------------|--------------------------------------|--|----|
| Symbol                       | Parameter                                                     | Coi                                                                                    | nditions                               | Typical <sup>(3)</sup> | Limit <sup>(4)</sup> | (Limits)                             |  |    |
| THD+N                        | Total Harmonic Distortion + Noise                             | $A_V = 1$ , $V_{OUT} = 3V_{rms}$                                                       | $R_{L} = 2k\Omega$ $R_{L} = 600\Omega$ | 0.0002<br>0.0002       | 0.0004               | % (max)                              |  |    |
| IMD                          | Intermodulation Distortion                                    | A <sub>V</sub> = 1, V <sub>OUT</sub> = 3V <sub>RMS</sub><br>Two-tone, 60Hz & 7kHz 4:1  |                                        | 0.0005                 |                      | %                                    |  |    |
| GBWP                         | Gain Bandwidth Product                                        |                                                                                        |                                        | 19                     | 15                   | MHz (min)                            |  |    |
| SR                           | Slew Rate                                                     |                                                                                        |                                        | ±8                     | ±6                   | V/µs (min)                           |  |    |
| FPBW                         | Full Power Bandwidth                                          | V <sub>OUT</sub> = 1V <sub>P-P</sub> , -3dB<br>referenced to output mag<br>at f = 1kHz | nitude                                 | 4                      |                      | MHz                                  |  |    |
|                              | Equivalent Input Noise Voltage                                | f <sub>BW</sub> = 20Hz to 20kHz                                                        |                                        | 0.45                   | 0.65                 | μV <sub>RMS</sub> (max)              |  |    |
| e <sub>n</sub>               | Equivalent Input Noise Density                                | f = 1kHz<br>f = 10Hz                                                                   |                                        | 3.2<br>8.5             | 5                    | nV <b>/</b> √ <del>Hz</del><br>(max) |  |    |
| i <sub>n</sub>               | Current Noise Density                                         | f = 1kHz<br>f = 10Hz                                                                   |                                        | 0.7<br>1.3             |                      | pA <b>J</b> √Hz                      |  |    |
| V <sub>OS</sub>              | Offset Voltage                                                |                                                                                        |                                        | ±0.3                   | 1                    | mV (max)                             |  |    |
| $\Delta V_{OS}/\Delta Te$ mp | Average Input Offset Voltage<br>Drift vs Temperature          | -40°C ≤ T <sub>A</sub> ≤ 85°C                                                          |                                        | 0.2                    |                      | μV/°C                                |  |    |
| PSRR                         | Average Input Offset Voltage<br>Shift vs Power Supply Voltage | $\Delta V_{S} = 20V^{(5)}$                                                             |                                        | 100                    | 95                   | dB (min)                             |  |    |
| ISO <sub>CH-CH</sub>         | Channel-to-Channel Isolation                                  | $f_{IN} = 1kHz$ $f_{IN} = 20kHz$                                                       |                                        |                        |                      | 118<br>112                           |  | dB |
| I <sub>B</sub>               | Input Bias Current                                            | $V_{CM} = 0V$                                                                          |                                        | 200                    | 300                  | nA (max)                             |  |    |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.
- (2) Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (3) Typical specifications are specified at +25°C and represent the most likely parametric norm.
- (4) Tested limits are specified to AOQL (Average Outgoing Quality Level).
- (5) PSRR is measured as follows:  $V_{OS}$  is measured at two supply voltages, ±5V and ±15V. PSRR =  $|20\log(\Delta V_{OS}/\Delta V_S)|$ .

#### **ELECTRICAL CHARACTERISTICS FOR THE LME49723<sup>(1)(2)</sup> (continued)**

The specifications apply for  $V_S = \pm 15V$ ,  $R_L = 2k\Omega$ ,  $f_{IN} = 1kHz$ ,  $T_A = 25^{\circ}C$ , unless otherwise specified.

| Symbol                      | Parameter                                  | O and this area                                                          | LME4                   | LME49723                    |          |  |  |
|-----------------------------|--------------------------------------------|--------------------------------------------------------------------------|------------------------|-----------------------------|----------|--|--|
| Symbol                      |                                            | Conditions                                                               | Typical <sup>(3)</sup> | Limit <sup>(4)</sup>        | (Limits) |  |  |
| ΔI <sub>OS</sub> /ΔTe<br>mp | Input Bias Current Drift vs<br>Temperature | -40°C ≤ T <sub>A</sub> ≤ 85°C                                            | 0.1                    |                             | nA/°C    |  |  |
| Ios                         | Input Offset Current                       | V <sub>CM</sub> = 0V                                                     | 7                      | 100                         | nA (max) |  |  |
| V <sub>IN-CM</sub>          | Common-Mode Input Voltage<br>Range         |                                                                          | ±14                    | (V+) -<br>2.0<br>(V-) + 2.0 | V (min)  |  |  |
| CMRR                        | Common-Mode Rejection                      | -10V <vcm<10v< td=""><td>100</td><td>90</td><td>dB (min)</td></vcm<10v<> | 100                    | 90                          | dB (min) |  |  |
|                             | Differential Input Impedance               |                                                                          | 30                     |                             | kΩ       |  |  |
| Z <sub>IN</sub>             | Common Mode Input<br>Impedance             | -10V <vcm<10v< td=""><td>1000</td><td></td><td>МΩ</td></vcm<10v<>        | 1000                   |                             | МΩ       |  |  |
| A <sub>VOL</sub>            | Open Loop Voltage Gain                     | $-10V$ <vout<10v, r<sub="">L = <math>600\Omega</math></vout<10v,>        | 100                    | 98                          |          |  |  |
|                             |                                            | $-10V$ <vout<10v, r<sub="">L = <math>2k\Omega</math></vout<10v,>         | 105                    |                             | dB (min) |  |  |
|                             |                                            | $-10V$ <vout<10v, r<sub="">L = <math>10k\Omega</math></vout<10v,>        | 105                    |                             |          |  |  |
|                             |                                            | $R_L = 600\Omega$                                                        | ±13.5                  | ±12.5                       |          |  |  |
| $V_{OUTMAX}$                | Maximum Output Voltage Swing               | $R_L = 2k\Omega$                                                         | ±14.0                  |                             | V (min)  |  |  |
|                             | Swilig                                     | $R_L = 10k\Omega$                                                        | ±14.1                  |                             |          |  |  |
| I <sub>OUT</sub>            | Output Current                             | $R_L = 600\Omega, V_S = \pm 17V$                                         | ±25                    | ±21                         | mA (min) |  |  |
| I <sub>OUT-CC</sub>         | Instantaneous Short Circuit Current        |                                                                          | +53<br>-42             |                             | mA       |  |  |
| R <sub>OUT</sub>            | Output Impedance                           | f <sub>IN</sub> = 10kHz<br>Closed-Loop<br>Open-Loop                      | 0.01<br>13             |                             | Ω        |  |  |
| C <sub>LOAD</sub>           | Capacitive Load Drive<br>Overshoot         | 100pF                                                                    | 16                     |                             | %        |  |  |
| I <sub>S</sub>              | Total Quiescent Current                    | I <sub>OUT</sub> = 0mA                                                   | 6.7                    | 7.5                         | mA (max) |  |  |

#### TYPICAL PERFORMANCE CHARACTERISTICS



OUTPUT VOLTAGE (V)





Figure 5.





0.0001 L 10m

OUTPUT VOLTAGE (V) Figure 4.

1

3

100m



Figure 6.



Figure 8.







Figure 10.



Figure 11.



Figure 12.



Figure 13.



Figure 14.



Figure 15.



Figure 16.



FREQUENCY (Hz) Figure 17.



Figure 18.









Figure 22.





CMRR vs Frequency  $V_S = \pm 15V$ ,  $R_L = 10k\Omega$ ,  $V_{IN} = 200mV_{PP}$ +0 -10

Figure 23.



Figure 25.





FREQUENCY (Hz) Figure 27.



Figure 29.

Hz

5k 10k 20k

50 100 200 500 1k 2k

20





Figure 28.



OUTPUT VOLTAGE (V) Figure 30.



OUTPUT VOLTAGE (V) **Figure 32.** 





Figure 34.









Figure 38.

## 





Figure 39.

Figure 40.





TIME (0.2  $\mu$ s/DIV) Figure 41.

Figure 42.





Figure 43.

#### 30 $V_S = \pm 15V$ $R_L = 2 k\Omega$ 25 THD ≤ 1% OUTPUT VOLTAGE (Vp) 20 15 10 5 0 100 1k 10k 100k 10M 1M

FREQUENCY (Hz) Figure 45.



Figure 46.

#### APPLICATION INFORMATION

#### **DISTORTION MEASUREMENTS**

The vanishingly low residual distortion produced by LME49723 is below the capabilities of all commercially available equipment. This makes distortion measurements just slightly more difficult than simply connecting a distortion meter to the amplifier's inputs and outputs. The solution, however, is quite simple: an additional resistor. Adding this resistor extends the resolution of the distortion measurement equipment.

The LME49723's low residual distortion is an input referred internal error. As shown in Figure 47, adding the  $10\Omega$  resistor connected between the amplifier's inverting and non-inverting inputs changes the amplifier's noise gain. The result is that the error signal (distortion) is amplified by a factor of 101. Although the amplifier's closed-loop gain is unaltered, the feedback available to correct distortion errors is reduced by 101, which means that measurement resolution increases by 101. To ensure minimum effects on distortion measurements, keep the value of R1 low as shown in Figure 47.

This technique is verified by duplicating the measurements with high closed loop gain and/or making the measurements at high frequencies. Doing so produces distortion components that are within the measurement equipment's capabilities. This datasheet's THD+N and IMD values were generated using the above described circuit connected to an Audio Precision System Two Cascade.



Figure 47. THD+N and IMD Distortion Test Circuit

The LME49723 is a high speed op amp with excellent phase margin and stability. Capacitive loads up to 100pF will cause little change in the phase characteristics of the amplifiers and are therefore allowable.

Capacitive loads greater than 100pF must be isolated from the output. The most straightforward way to do this is to put a resistor in series with the output. This resistor will also prevent excess power dissipation if the output is accidentally shorted.



Complete shielding is required to prevent induced pick up from external sources. Always check with oscilloscope for power line noise.

Figure 48. Noise Measurement Circuit Total Gain: 115 dB @f = 1 kHz Input Referred Noise Voltage: e<sub>n</sub> = V0/560,000 (V)







Figure 50. Flat Amp Voltage Gain vs Frequency

#### **TYPICAL APPLICATIONS**



 $V_O = V1-V2$ 

Figure 51. Balanced to Single Ended Converter



 $V_0 = V1 + V2 - V3 - V4$ 

Figure 52. Adder/Subtracter



 $f_0 = \frac{1}{2\pi RC}$ 

Figure 53. Sine Wave Oscillator



if C1 = C2 = C  $R1 = \frac{\sqrt{2}}{2\omega_0C}$   $R2 = 2 \bullet R1$  Illustration is  $f_0 = 1 \text{ kHz}$ 

Figure 54. Second Order High Pass Filter (Butterworth)



$$C1 = \frac{\sqrt{2}}{\omega_0 R}$$

$$C2 = \frac{C1}{3}$$

Illustration is  $f_0 = 1 \text{ kHz}$ 

Figure 55. Second Order Low Pass Filter (Butterworth)



$$\begin{split} f_0 &= \frac{1}{2\pi C 1R1}, Q = \frac{1}{2} \left(1 + \frac{R2}{R0} + \frac{R2}{RG}\right), A_{BP} = QA_{LP} = QA_{LH} = \frac{R2}{RG} \end{split}$$
 Illustration is  $f_0 = 1$  kHz,  $Q = 10$ ,  $A_{BP} = 1$ 

Figure 56. State Variable Filter



Figure 57. AC/DC Converter



Figure 58. 2 Channel Panning Circuit (Pan Pot)



Figure 59. Line Driver



$$\begin{split} & \mathbf{f}_{L} = \frac{1}{2\pi R2C1}, \mathbf{f}_{LB} = \frac{1}{2\pi R1C1} \\ & \mathbf{f}_{H} = \frac{1}{2\pi R5C2}, \mathbf{f}_{HB} = \frac{1}{2\pi (R1 + R5 + 2R3)C2} \\ & \text{Illustration is:} \\ & \mathbf{f}_{L} = 32 \text{ Hz}, \ \mathbf{f}_{LB} = 320 \text{ Hz} \\ & \mathbf{f}_{H} = 11 \text{ kHz}, \ \mathbf{f}_{HB} = 1.1 \text{ kHz} \end{split}$$



Figure 60. Tone Control



 $\begin{array}{l} A_{V}=35 \text{ dB} \\ E_{n}=0.33 \text{ } \mu \text{V} \\ \text{S/N}=90 \text{ dB} \\ \text{f}=1 \text{ kHz} \\ \text{A Weighted} \\ \text{A Weighted, V}_{\text{IN}}=10 \text{ mV} \\ \text{@f}=1 \text{ kHz} \end{array}$ 

Figure 61. RIAA Preamp



If R2 = R5, R3 = R6, R4 = R7  $V0 = \left(1 + \frac{2R2}{R1}\right) \frac{R4}{R3} (V2 - V1)$  Illustration is: V0 = 101 (V2 - V1)

Figure 62. Balanced Input Mic Amp



Figure 63. Band Graphic Equalizer

| fo (Hz) | C <sub>1</sub> | C <sub>2</sub> | R <sub>1</sub> | R <sub>2</sub> |
|---------|----------------|----------------|----------------|----------------|
| 32      | 0.12µF         | 4.7µF          | 75kΩ           | 500Ω           |
| 64      | 0.056µF        | 3.3µF          | 68kΩ           | 510Ω           |
| 125     | 0.033µF        | 1.5µF          | 62kΩ           | 510Ω           |
| 250     | 0.015µF        | 0.82µF         | 68kΩ           | 470Ω           |
| 500     | 8200pF         | 0.39µF         | 62kΩ           | 470Ω           |
| 1k      | 3900pF         | 0.22µF         | 68kΩ           | 470Ω           |
| 2k      | 2000pF         | 0.1µF          | 68kΩ           | 470Ω           |
| 4k      | 1100pF         | 0.056µF        | 62kΩ           | 470Ω           |
| 8k      | 510pF          | 0.022µF        | 68kΩ           | 510Ω           |
| 16k     | 330pF          | 0.012µF        | 51kΩ           | 510Ω           |

#### **REVISION HISTORY**

| Rev  | Date     | Description                                         |
|------|----------|-----------------------------------------------------|
| 1.0  | 01/07/08 | Initial release.                                    |
| 1.01 | 02/11/08 | Text edits.                                         |
| В    | 04/04/13 | Changed layout of National Data Sheet to TI format. |

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|--------------------------------------|--------------------|--------------|-------------------------|---------|
| LME49723MA/NOPB  | ACTIVE     | SOIC         | D                  | 8    | 95             | RoHS & Green | SN                                   | Level-1-260C-UNLIM | -40 to 85    | L49723<br>MA            | Samples |
| LME49723MAX/NOPB | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | SN                                   | Level-1-260C-UNLIM | -40 to 85    | L49723<br>MA            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO Cavity AO

| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LME49723MAX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |



#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LME49723MAX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.