# TS3USB31 1:1 SPST High-Speed USB 2.0 (480-Mbps) Bus Isolation Switch With Single Enable

#### 1 Features

- V<sub>CC</sub> Operation at 3 V and 4.3 V
- 1.8-V Compatible Control-Pin Inputs
- I<sub>OFF</sub> Supports Partial Power-Down Mode Operation
- $r_{on} = 10 \Omega Maximum$
- $\Delta r_{on}$  <0.35 Ω Typical
- C<sub>io(ON)</sub> = 6 pF Typical
- Low Power Consumption (1 μA Maximum)
- ESD Performance Tested Per JESD 22
  - 6000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)
  - 250-V Machine Model (A115-A)
- Wide -3-dB Bandwidth = 1220 MHz Typical
- Packaged in 8-Pin TQFN (1.5 mm x 1.5 mm)

# 3 Description

The TS3USB31 is a 1:1 SPST high-bandwidth switch specially designed for the switching of high-speed USB 2.0 signals. This device comes in a small UQFN package for use in a handset or consumer applications, such as cell phones, digital cameras, and notebooks with hubs. The wide bandwidth (750 MHz) of this switch allows signals to pass with minimum edge and phase distortion. The switch is bidirectional and offers little or no attenuation of the high-speed signals at the outputs. It is designed for low bit-to-bit skew and high channel-to-channel noise isolation, and is compatible with various standards, such as high-speed USB 2.0 (480 Mbps).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |
|-------------|----------|-------------------|--|--|
| TS3USB31    | UQFN (8) | 1.50 mm × 1.50 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# 2 Applications

Bus Isolation for USB 1.0, 1.1, and 2.0

# **Functional Block Diagram**



Copyright © 2016, Texas Instruments Incorporated

# **Table of Contents**

| 1 | Features 1                              |    | 8.3 Feature Description                              | 12 |
|---|-----------------------------------------|----|------------------------------------------------------|----|
| 2 | Applications 1                          |    | 8.4 Device Functional Modes                          | 12 |
| 3 | Description 1                           | 9  | Application and Implementation                       | 13 |
| 4 | Revision History2                       |    | 9.1 Application Information                          | 13 |
| 5 | Pin Configuration and Functions         |    | 9.2 Typical Application                              | 13 |
| 6 | Specifications4                         | 10 | Power Supply Recommendations                         | 15 |
| • | 6.1 Absolute Maximum Ratings            | 11 | Layout                                               | 15 |
|   | 6.2 ESD Ratings                         |    | 11.1 Layout Guidelines                               | 15 |
|   | 6.3 Recommended Operating Conditions    |    | 11.2 Layout Example                                  | 16 |
|   | 6.4 Thermal Information                 | 12 | Device and Documentation Support                     | 17 |
|   | 6.5 Electrical Characteristics 5        |    | 12.1 Documentation Support                           | 17 |
|   | 6.6 Dynamic Electrical Characteristics5 |    | 12.2 Receiving Notification of Documentation Updates | 17 |
|   | 6.7 Switching Characteristics           |    | 12.3 Community Resource                              | 17 |
|   | 6.8 Typical Characteristics 6           |    | 12.4 Trademarks                                      | 17 |
| 7 | Parameter Measurement Information 8     |    | 12.5 Electrostatic Discharge Caution                 | 17 |
| 8 | Detailed Description 12                 |    | 12.6 Glossary                                        | 17 |
| - | 8.1 Overview                            | 13 | Mechanical, Packaging, and Orderable                 |    |
|   | 8.2 Functional Block Diagram 12         |    | Information                                          | 17 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision D (July 2008) to Revision E

**Page** 

 Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

# 5 Pin Configuration and Functions





N.C. – No internal connection

# **Pin Functions**

| PIN NAME NO.    |   | 1/0 | DESCRIPTION                                                                                                                                                                                                                    |  |  |  |  |
|-----------------|---|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                 |   | I/O |                                                                                                                                                                                                                                |  |  |  |  |
| ŌĒ              | 1 | I   | Bus-switch enable, To isolate the D+/D- pins from the HSD+/HSD- pins set $\overline{\text{OE}}$ pin to valid high logic level, To connect D+/D- pins to HSD+/HSD- pins set $\overline{\text{OE}}$ pin to valid low logic level |  |  |  |  |
| D+              | 3 | I/O | Data ports                                                                                                                                                                                                                     |  |  |  |  |
| D-              | 5 | I/O | Data ports                                                                                                                                                                                                                     |  |  |  |  |
| HSD+            | 2 | I/O | Data ports                                                                                                                                                                                                                     |  |  |  |  |
| HSD-            | 6 | I/O | Data ports                                                                                                                                                                                                                     |  |  |  |  |
| N.C.            | 7 | _   | No connect, This pin should be left floating or connect to ground                                                                                                                                                              |  |  |  |  |
| GND             | 4 | _   | Ground                                                                                                                                                                                                                         |  |  |  |  |
| V <sub>CC</sub> | 8 | I/O | Supply voltage                                                                                                                                                                                                                 |  |  |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                                 |                                 | MIN  | MAX                   | UNIT |
|-------------------|-------------------------------------------------|---------------------------------|------|-----------------------|------|
| V <sub>CC</sub>   | Supply voltage                                  |                                 | -0.5 | 7                     | V    |
| V <sub>IN</sub>   | Control input voltage (2)(3)                    |                                 | -0.5 | 7                     | V    |
|                   |                                                 | HSD+, HSD-                      | -0.5 | V <sub>CC</sub> + 0.3 |      |
| $V_{\text{I/O}}$  | Switch I/O voltage (2)(3)(4)                    | D+, D- when V <sub>CC</sub> > 0 | -0.5 | $V_{CC} + 0.3$        | V    |
|                   |                                                 | D+, D- when V <sub>CC</sub> = 0 |      | 5.25                  |      |
| I <sub>IK</sub>   | Control input clamp current                     | V <sub>IN</sub> < 0             |      | -50                   | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                          | V <sub>I/O</sub> < 0            |      | -50                   | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>          | •                               |      | ±64                   | mA   |
|                   | Continuous current through V <sub>CC</sub> or G | ND                              |      | ±100                  | mA   |
| T <sub>stg</sub>  | Storage temperature                             |                                 | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±6000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                  |                                          | MIN      | MAX | UNIT |
|-----------------|----------------------------------|------------------------------------------|----------|-----|------|
| $V_{CC}$        | Supply voltage                   |                                          | 3        | 4.3 | V    |
| .,              | High level control inner voltage | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | 1.3      |     | \/   |
| V <sub>IH</sub> | High-level control input voltage | V <sub>CC</sub> = 4.3 V                  | 1.7      |     | V    |
| V               | Low-level control input voltage  | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ |          | 0.5 | V    |
| V <sub>IL</sub> |                                  | $V_{CC} = 4.3 \text{ V}$                 |          | 0.7 | V    |
| $V_{I/O}$       | Data input/output voltage        | 0                                        | $V_{CC}$ | V   |      |
| $T_A$           | Operating free-air temperature   | ·                                        | -40      | 85  | °C   |

All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

<sup>(2)</sup> All voltages are with respect to ground, unless otherwise specified.

<sup>(3)</sup> The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>(4)</sup>  $V_1$  and  $V_0$  are used to denote specific conditions for  $V_{1/0}$ .

<sup>(5)</sup>  $I_1$  and  $I_0$  are used to denote specific conditions for  $I_{1/0}$ .

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.4 Thermal Information

|                      |                                              | TS3USB31   |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RSE (UQFN) | UNIT |
|                      |                                              | 8 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 115.5      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 38.4       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 65.3       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 5.4        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 67.9       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

## 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)(1)

| P                              | ARAMETER                                 | TEST CONDITIONS                                                                                      | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |
|--------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------|-----|--------------------|------|------|
| V <sub>IK</sub>                | Input Clamp<br>Voltage                   | $V_{CC} = 3 \text{ V}, I_{I} = -18 \text{ mA}$                                                       |     |                    | -1.2 | V    |
| I <sub>IN</sub>                | Control inputs                           | $V_{CC} = 4.3 \text{ V or } 0\text{V}, V_{IN} = 0 \text{ to } 4.3 \text{ V},$                        |     |                    | ±1   | μΑ   |
| $I_{OZ}^{(3)}$                 |                                          | $V_{CC} = 4.3 \text{ V}, V_O = 0 \text{ to } 3.6 \text{ V}, V_I = 0, \text{ Switch OFF}$             |     |                    | ±1   | μΑ   |
| I <sub>OFF</sub>               | D+ and D-                                | $V_{CC} = 0 \text{ V}, V_O = 0 \text{ V to } 4.3 \text{ V}, V_I = 0, V_{IN} = V_{CC} \text{ or GND}$ |     |                    | ±2   | μΑ   |
| I <sub>CC</sub>                |                                          | $V_{CC} = 4.3 \text{ V}, I_{I/O} = 0$ , Switch ON or OFF                                             |     |                    | 1    | μΑ   |
| $\Delta I_{CC}^{(4)}$          | Control inputs                           | V <sub>CC</sub> = 4.3 V, V <sub>IN</sub> = 2.6 V                                                     |     |                    | 10   | μΑ   |
| C <sub>in</sub>                | Control inputs                           | V <sub>CC</sub> = 0 V, V <sub>IN</sub> = V <sub>CC</sub> or GND                                      |     | 1                  |      | pF   |
| C <sub>io(OFF)</sub>           | Off-state<br>Input/Output<br>Capacitance | $V_{CC} = 3.3 \text{ V}, V_{I/O} = 3.3 \text{ V or } 0, \text{ Switch OFF}$                          |     | 2                  |      | pF   |
| C <sub>io(ON)</sub>            | On-state<br>Input/Output<br>Capacitance  | $V_{CC} = 3.3 \text{ V}, V_{I/O} = 3.3 \text{ V or } 0, \text{ Switch ON}$                           |     | 6                  |      | pF   |
| r <sub>on</sub> <sup>(5)</sup> | On-State<br>Resistance                   | $V_{CC} = 3 \text{ V}, V_{I} = 0.4 \text{ V}, I_{O} = -8 \text{ mA}$                                 |     | 6                  | 10   | Ω    |
| $\Delta r_{on}$                | Channel Match                            | $V_{CC} = 3 \text{ V}, V_{I} = 0.4 \text{ V}, I_{O} = -8 \text{ mA}$                                 |     | 0.35               |      | Ω    |
| r <sub>on(flat)</sub>          | On-State<br>Resistance<br>Flatness       | V <sub>CC</sub> = 3 V, V <sub>I</sub> = 0 V or 1 V, I <sub>O</sub> = -8 mA                           |     | 2                  |      | Ω    |

- (1)  $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_{I}$ ,  $V_{O}$ ,  $I_{I}$ , and  $I_{O}$  refer to data pins. (2) All typical values are at  $V_{CC}$  = 3.3 V (unless otherwise noted),  $T_{A}$  = 25°C.
- For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.
- This is the increase in supply current for each input that is at the specified TTL voltage level, rather than  $V_{CC}$  or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

## 6.6 Dynamic Electrical Characteristics

over operating range,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ ,  $V_{CC} = 3.3$  V  $\pm$  10%, GND = 0 V

|                   | PARAMETER         | TEST CONDITIONS                                  | TYP <sup>(1)</sup> | UNIT |
|-------------------|-------------------|--------------------------------------------------|--------------------|------|
| X <sub>TALK</sub> | Crosstalk         | $R_L = 50 \Omega$ , $f = 240 MHz$ , See Figure 6 | -53                | dB   |
| O <sub>IRR</sub>  | OFF isolation     | $R_L = 50 \Omega$ , $f = 240 MHz$ , See Figure 5 | -30                | dB   |
| BW                | Bandwidth (-3 dB) | $R_L = 50 \Omega$ , $C_L = 5 pF$ , See Figure 7  | 1220               | MHz  |

<sup>(1)</sup> For Max or Min conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type.

# 6.7 Switching Characteristics

over operating range,  $T_A = -40$ °C to 85°C,  $V_{CC} = 3.3 \text{ V} \pm 10\%$ , GND = 0 V

|                    | PARAMETER                                                                        | TEST CONDITIONS                                                                                 | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|--------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| t <sub>pd</sub>    | Propagation delay <sup>(2)(3)</sup>                                              | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 8                                              |     | 0.25               |     | ns   |
| t <sub>ON</sub>    | Line enable time, $\overline{\text{OE}}$ to D, nD                                | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 4                                              |     |                    | 30  | ns   |
| t <sub>OFF</sub>   | Line disable time, $\overline{OE}$ to D, nD                                      | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 4                                              |     |                    | 25  | ns   |
| t <sub>SK(O)</sub> | Output skew between ports <sup>(2)</sup>                                         | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 9                                              |     | 50                 |     | ps   |
| t <sub>SK(P)</sub> | Skew between opposite transitions of the same output $(t_{PHL} - t_{PLH})^{(2)}$ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>See Figure 9                                              |     | 20                 |     | ps   |
| tJ                 | Total jitter <sup>(2)</sup>                                                      | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>$t_R = t_F = 500 ps at 480 Mbps$<br>$(PRBS = 2^{15} - 1)$ |     | 200                |     | ps   |

- (1) For Max or Min conditions, use the appropriate value specified under *Electrical Characteristics* for the applicable device type.
- (2) Specified by design
- (3) The bus switch contributes no propagational delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 0.25 ns for 10-pF load. Since this time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagational delay to the system. Propagational delay of the bus switch, when used in a system, is determined by the driving circuit on the driving side of the switch and its interactions with the load on the driven side.

# 6.8 Typical Characteristics



# **Typical Characteristics (continued)**



# 7 Parameter Measurement Information



Figure 4. Turnon (ton) and Turnoff Time (toff)



Channel OFF: 1D to D V(OE) = V(CC)

Network Analyzer Setup
Source Power = 0 dBm
(632-mV P-P at 50-Ω load)
DC Bias = 350 mV

Figure 5. OFF Isolation  $(O_{IRR})$ 



Figure 6. Crosstalk (X<sub>TALK</sub>)

Channel ON: 1D to D Channel OFF: 2D to D V(OE)=V(CC)

#### Network Analyzer Setup

Source Power= 0 dBm (632-mV P-P at  $50-\Omega$  load)

DC Bias = 350 mV

# **Parameter Measurement Information (continued)**



Figure 7. Bandwidth (BW)



Figure 8. Propagation Delay

# **Parameter Measurement Information (continued)**



Figure 9. Skew Test



Figure 10. ON-State Resistance (r<sub>on</sub>)

# **Parameter Measurement Information (continued)**



Figure 11. OFF-State Leakage Current



Figure 12. Capacitance

# 8 Detailed Description

#### 8.1 Overview

The TS3USB31 is a 1:1 SPST high-bandwidth switch specially designed for the switching of high-speed USB 2.0 signals. The switch is bidirectional and offers little or no attenuation of the high-speed signals. It is designed for low bit-to-bit skew and high channel-to-channel noise isolation, and is compatible with various standards, such as high-speed USB 2.0 (480 Mbps).

# 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

## 8.3 Feature Description

## 8.3.1 I<sub>OFF</sub> Supports Partial Power-Down Mode Operation

When  $V_{CC} = 0$  V, the signal path is placed in a high impedance state which isolates the bus. This allows signals to be present on the D+/- and HSD+/- pins before the device is powered up without damaging the device.

## 8.4 Device Functional Modes

The TS3USB31 device has two modes that are digitally controlled by the OE pin. Setting the OE pin *High* isolates the signal path by a high impedance state.

**Table 1. Truth Table** 

| ŌĒ | FUNCTION            |
|----|---------------------|
| Н  | Disconnect          |
| L  | D+, D- = HSD+, HSD- |

# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The TS3USB31 device is used to isolate a USB bus when it is not in use to prevent two different USB devices from interfering with each other.

# 9.2 Typical Application



Figure 13. Application Diagram

## 9.2.1 Design Requirements

Design requirements of the USB 1.0, 1.1, and 2.0 standards should be followed. TI recommends that the digital control pin  $\overline{OE}$  be pulled up to  $V_{CC}$  or down to ground to avoid undesired switch positions that could result from the floating pin.

# 9.2.2 Detailed Design Procedure

The TS3USB31 can be properly operated without any external components. However, it is recommended that unused pins be connected to ground through a  $50-\Omega$  resistor to prevent signal reflections back into the device.

The N.C pin should be left floating.

# **Typical Application (continued)**

# 9.2.3 Application Curves



# 10 Power Supply Recommendations

Power to the device is supplied through the  $V_{CC}$  pin. TI recommends placing a bypass capacitor as close as possible to the supply pin  $V_{CC}$  to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.

This device doesn't require any power sequencing with respect to other devices in the system due to its power off isolation feature which allows signals to be present on the D+/- and HSD+/- pins before the device is powered up without damaging the device.

# 11 Layout

# 11.1 Layout Guidelines

Place supply bypass capacitors as close to  $V_{CC}$  pin as possible and avoid placing the bypass caps near the D+ and D- traces.

The high-speed D+ and D- traces should always be of equal length and must be no more than 4 inches; otherwise, the eye diagram performance may be degraded. A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance. In layout, the impedance of D+ and D- traces should match the cable characteristic differential impedance for optimal performance.

Route the high-speed USB signals using a minimum of vias and corners which will reduce signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the transmission line of the signal and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.

When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.

Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices, or IC's that use or duplicate clock signals.

Avoid stubs on the high-speed USB signals because they cause signal reflections. If a stub is unavoidable, then the stub should be less than 200 mm.

Route all high-speed USB signal traces over continuous planes (VCC or GND), with no interruptions.

Avoid crossing over anti-etch, commonly found with plane splits.

Due to high frequencies associated with the USB, a printed circuit board with at least four layers is recommended: two signal layers separated by a ground layer and a power layer. The majority of signal traces should run on a single layer, preferably top layer. Immediately next to this layer should be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. For more information on layout guidelines, see *High Speed Layout Guidelines* (SCAA082) and *USB 2.0 Board Design and Layout Guidelines* (SPRAAR7).

# 11.2 Layout Example



Figure 16. Layout Recommendation

# 12 Device and Documentation Support

# 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following

- High Speed Layout Guidelines (SCAA082)
- USB 2.0 Board Design and Layout Guidelines (SPRAAR7)

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TS3USB31RSER     | ACTIVE     | UQFN         | RSE                | 8    | 3000           | RoHS & Green | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM | -40 to 85    | L9                      | Samples |
| TS3USB31RSERG4   | ACTIVE     | UQFN         | RSE                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | L9                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

# TAPE AND REEL INFORMATION





|     | A0 | Dimension designed to accommodate the component width     |
|-----|----|-----------------------------------------------------------|
| - 1 | В0 | Dimension designed to accommodate the component length    |
| - 1 | K0 | Dimension designed to accommodate the component thickness |
| Î   |    | Overall width of the carrier tape                         |
| Ī   | P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS3USB31RSER | UQFN            | RSE                | 8 | 3000 | 179.0                    | 8.4                      | 1.7        | 1.7        | 0.76       | 4.0        | 8.0       | Q2               |
| TS3USB31RSER | UQFN            | RSE                | 8 | 3000 | 180.0                    | 8.4                      | 1.7        | 1.7        | 0.7        | 4.0        | 8.0       | Q2               |



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TS3USB31RSER | UQFN         | RSE             | 8    | 3000 | 200.0       | 183.0      | 25.0        |  |
| TS3USB31RSER | UQFN         | RSE             | 8    | 3000 | 202.0       | 201.0      | 28.0        |  |



PLASTIC QUAD FLATPACK - NO LEAD



# NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.