# TLV713P-Q1 Capacitor-Free, 150-mA, Low-Dropout Regulator With Foldback Current Limit for Portable Devices #### 1 Features - AEC-Q100 Qualified with the Following Results: - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range - Device HBM ESD Classification Level H2 - Device CDM ESD Classification Level C4B - Input Voltage Range: 1.4 V to 5.5 V - Stable Operation With or Without Capacitors - Foldback Overcurrent Protection - Package: 5-Pin SOT-23 - Very Low Dropout: 230 mV at 150 mA - Accuracy: 1% Low I<sub>Ω</sub>: 50 μA - · Available in Fixed-Output Voltages: - 1 V to 3.3 V - High PSRR: 65 dB at 1 kHz - · Active Output Discharge # 2 Applications - Automotive Head Units - Audio Amplifiers - DI Clusters - ADAS ECUs - Microprocessor Rails - USBs - Body Electronics # 3 Description The TLV713P-Q1 series of low-dropout (LDO) linear regulators are low quiescent current LDOs with excellent line and load transient performance and are designed for power-sensitive applications. These devices provide a typical accuracy of 1%. The TLV713P-Q1 series of devices is designed to be stable without an output capacitor. The removal of the output capacitor allows for a very small solution size. However, the TLV713P-Q1 series is also stable with any output capacitor if an output capacitor is used. The TLV713P-Q1 also provides inrush current control during device power-up and enabling. The TLV713P-Q1 limits the input current to the defined current limit to avoid large currents from flowing from the input power source. This functionality is especially important in battery-operated devices. The TLV713P-Q1 series is available in a standard DBV package and provides an active pulldown circuit to quickly discharge output loads. The TLV713P-Q1 is suited for automotive applications because the device is qualified for AEC-Q100 grade 1. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|------------|-------------------| | TLV713P-Q1 | SOT-23 (5) | 2.90 mm × 1.60 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. # **Typical Application Circuit** #### **Dropout Voltage vs Output Current** # **Table of Contents** | 1 | Features 1 | 8 Application and Implementation 13 | |---|--------------------------------------|-------------------------------------------------------| | 2 | Applications 1 | 8.1 Application Information | | 3 | Description 1 | 8.2 Typical Application 14 | | 4 | Revision History2 | 8.3 Do's and Don'ts | | 5 | Pin Configurations and Functions3 | 9 Power-Supply Recommendations 16 | | 6 | Specifications4 | 10 Layout 16 | | • | 6.1 Absolute Maximum Ratings 4 | 10.1 Layout Guidelines | | | 6.2 ESD Ratings | 10.2 Layout Example 16 | | | 6.3 Recommended Operating Conditions | 10.3 Power Dissipation | | | 6.4 Thermal Information | 11 Device and Documentation Support 18 | | | 6.5 Electrical Characteristics | 11.1 Device Support | | | 6.6 Typical Characteristics | 11.2 Documentation Support | | 7 | Detailed Description 10 | 11.3 Community Resources | | - | 7.1 Overview | 11.4 Trademarks18 | | | 7.2 Functional Block Diagram | 11.5 Electrostatic Discharge Caution | | | 7.3 Feature Description | 11.6 Glossary19 | | | 7.4 Device Functional Modes | 12 Mechanical, Packaging, and Orderable Information19 | # 4 Revision History | DATE | REVISION | NOTES | |----------|----------|------------------| | May 2015 | * | Initial release. | # 5 Pin Configurations and Functions # **Pin Functions** | ı | PIN | | | |---------------|--------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | | DESCRIPTION | | NAIVIE | SOT-23 | | | | EN | 3 | I | Enable pin. Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode. | | GND | 2 | _ | Ground pin | | IN | 1 | 1 | Input pin. A small capacitor is recommended from this pin to ground. See the <i>Input and Output Capacitor Considerations</i> section in the <i>Feature Description</i> for more details. | | NC | 4 | _ | No internal connection | | OUT | 5 | 0 | Regulated output voltage pin. For best transient response, a small 1-µF ceramic capacitor is recommended from this pin to ground. See the <i>Input and Output Capacitor Considerations</i> section in the <i>Feature Description</i> for more details. | | Thermal pad — | | _ | The thermal pad is electrically connected to the GND node. Connect to the GND plane for improved thermal performance. | # 6 Specifications # 6.1 Absolute Maximum Ratings Over operating junction temperature range ( $T_1 = 25^{\circ}$ C), unless otherwise noted. All voltages are with respect to GND. (1) | - · · · · · · · · · · · · · · · · · · · | | | | | | | |--------------------------------------------------------------------------------------------|---------------------------------------|--------|--------------------|------|--|--| | | | MIN | MAX | UNIT | | | | | Input, V <sub>IN</sub> | -0.3 | 6 | V | | | | Voltage | Enable, V <sub>EN</sub> | -0.3 | $V_{IN} + 0.3$ | V | | | | | Output, V <sub>OUT</sub> | -0.3 | 3.6 | V | | | | Current | Maximum output, I <sub>OUT(max)</sub> | | Internally limited | | | | | Output short-circuit duration | | | Indefinite | | | | | Total power dissipation Continuous, P <sub>D(tot)</sub> See the <i>Thermal Information</i> | | nation | | | | | | T | Storage, T <sub>stg</sub> | -55 | 150 | °C | | | | Temperature | Junction, T <sub>J</sub> | -55 | 125 | °C | | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------------------------------------|--------------------------------------------------------------------------------|-------|------| | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | \/ | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating junction temperature range (unless otherwise noted). | | | MIN | NOM | MAX | UNIT | |------------------|--------------------------------------|-----|-----|----------|------| | $V_{IN}$ | Input voltage | 1.4 | | 5.5 | V | | $V_{EN}$ | Enable range | 0 | | $V_{IN}$ | V | | I <sub>OUT</sub> | Output current | 0 | | 150 | mA | | C <sub>IN</sub> | Input capacitor | 0 | 1 | | μF | | C <sub>OUT</sub> | Output capacitor | 0 | 0.1 | 100 | μF | | T <sub>J</sub> | Operating junction temperature range | -40 | | 125 | °C | ### 6.4 Thermal Information | | THERMAL METRIC | DBV (SOT-23) | UNIT | |-----------------------|----------------------------------------------|--------------|------| | | | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 249 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 172.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 76.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 49.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 75.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | °C/W | <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.5 Electrical Characteristics Over operating temperature range (T<sub>J</sub>, T<sub>A</sub> = $-40^{\circ}$ C to 125°C), $V_{IN(nom)} = V_{OUT(nom)} + 0.5$ V or $V_{IN(nom)} = 2$ V (whichever is greater), $I_{OUT} = 1$ mA, $V_{EN} = V_{IN}$ , and $C_{OUT} = 0.47$ µF, unless otherwise noted. Typical values are at T<sub>J</sub> = 25°C. | PA | PARAMETER TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |-------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|------|-----------------|---------------| | V <sub>IN</sub> | Input voltage range | | | 1.4 | | 5.5 | V | | V <sub>OUT</sub> | Output voltage range | | | 1 | | 3.3 | V | | | | $V_{OUT} \ge 1.8 \text{ V; } T_J, T_A = 25^\circ$ | С | -1% | | 1% | | | | DC output accuracy | $V_{OUT} < 1.8 \text{ V}; T_J, T_A = 25^\circ$ | С | -20 | | 20 | mV | | | DC output accuracy | $V_{OUT} \ge 1.2 \text{ V}; -40^{\circ}\text{C} \le T_{J},$ | T <sub>A</sub> ≤ 125°C | -1.5% | | 1.5% | | | | | $V_{OUT} < 1.2 \text{ V}; -40^{\circ}\text{C} \le T_{J},$ | T <sub>A</sub> ≤ 125°C | -50 | | 50 | mV | | $\Delta V_{OUT(\Delta VIN)}$ | Line regulation | Max [V <sub>OUT(nom)</sub> + 0.5 V, V <sub>I</sub> | $_{N} = 2.0 \text{ V}] \le V_{IN} \le 5.5 \text{ V}$ | | 1 | 5 | mV | | $\Delta V_{OUT(\Delta IOUT)}$ | Load regulation | 0 mA ≤ I <sub>OUT</sub> ≤ 150 mA | | | 10 | 30 | mV | | | | | 1 V $\leq$ V <sub>OUT</sub> $<$ 1.8 V, I <sub>OUT</sub> $=$ 150 mA | | 600 | 900 | mV | | | | | $1.8 \text{ V} \leq \text{V}_{\text{OUT}} < 2.1 \text{ V}, \text{I}_{\text{OUT}} = 30 \text{ mA}$ | | 70 | | mV | | | | | $1.8 \text{ V} \le \text{V}_{\text{OUT}} < 2.1 \text{ V}, \text{I}_{\text{OUT}} = 150 \text{ mA}$ | | 350 | 575 | mV | | | | $V_{OUT} = 0.98 \times V_{OUT(nom)};$<br>$T_{J}, T_{A} = -40^{\circ}C \text{ to } 85^{\circ}C$ | $2.5 \text{ V} \leq \text{V}_{\text{OUT}} < 3 \text{ V}, \text{I}_{\text{OUT}} = 30 \text{ mA}$ | | 50 | | mV | | | | 1.5, 1.4 | $2.5 \text{ V} \le \text{V}_{\text{OUT}} < 3 \text{ V}, \text{I}_{\text{OUT}} = 150 \text{ mA}$ | | 246 | 445 | mV | | $V_{DO}$ | Dropout voltage | | $3 \text{ V} \le \text{V}_{\text{OUT}} < 3.6 \text{ V}, \text{I}_{\text{OUT}} = 30 \text{ mA}$ | | 46 | | mV | | | | | 3 V ≤ V <sub>OUT</sub> < 3.6 V, I <sub>OUT</sub> = 150 mA | | 230 | 420 | mV | | | | | 1 V ≤ V <sub>OUT</sub> < 1.8 V, I <sub>OUT</sub> = 150 mA | | 600 | 1020 | mV | | | V <sub>C</sub> | $V_{OUT} = 0.98 \times V_{OUT(nom)};$<br>$T_{J}, T_{A} = -40^{\circ}C \text{ to } 125^{\circ}C$ | 1.8 V ≤ V <sub>OUT</sub> < 2.1 V, I <sub>OUT</sub> = 150 mA | | 350 | 695 | mV | | | | | 2.5 V ≤ V <sub>OUT</sub> < 3 V, I <sub>OUT</sub> = 150 mA | | 246 | 600 | mV | | | | | 3 V ≤ V <sub>OUT</sub> < 3.6 V, I <sub>OUT</sub> = 150 mA | | 230 | 560 | mV | | $I_{GND}$ | Ground pin current | I <sub>OUT</sub> = 0 mA | | | 50 | 75 | μΑ | | SHUTDOWN | Shutdown current | V <sub>EN</sub> ≤ 0.4 V; 2.0 V ≤ V <sub>IN</sub> ≤ | 5.5 V; T <sub>J</sub> , T <sub>A</sub> = 25°C | | 0.1 | 1 | μΑ | | | | V <sub>IN</sub> = 3.3 V, | f = 100 Hz | | 70 | | dB | | PSRR | Power-supply<br>rejection ratio | $V_{OUT} = 2.8 \text{ V},$ | f = 10 kHz | | 55 | | dB | | | rojocaon raac | I <sub>OUT</sub> = 30 mA | f = 1 MHz | | 55 | | dB | | V <sub>n</sub> | Output noise voltage | BW = 100 Hz to 100 kHz, | V <sub>IN</sub> = 2.3 V, V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 10 mA | | 73 | | $\mu V_{RMS}$ | | STR | Start-up time | C <sub>OUT</sub> = 1.0 μF, I <sub>OUT</sub> = 150 | mA | | 100 | | μs | | V <sub>HI</sub> | Enable high (enabled) | | | 0.9 | | V <sub>IN</sub> | V | | V <sub>LO</sub> | Enable low<br>(disabled) | | | 0 | | 0.4 | V | | EN | EN pin current | EN = 5.5 V | | | 0.01 | | μΑ | | R <sub>PULLDOWN</sub> | Pulldown resistor | V <sub>IN</sub> = 4 V | | | 120 | | Ω | | | | V <sub>IN</sub> = 3.8 V, V <sub>OUT</sub> = 3.3 V | | 175 | | | mA | | | | V <sub>IN</sub> = 3.0 V, V <sub>OUT</sub> = 2.5 V | | 175 | - | | mA | | LIM | Output current limit | V <sub>IN</sub> = 2.3 V, V <sub>OUT</sub> = 1.8 V | | 175 | | | mA | | | | V <sub>IN</sub> = 2.0 V, V <sub>OUT</sub> = 1.2 V | | 175 | - | | mA | | | | V <sub>IN</sub> = 2.0 V, V <sub>OUT</sub> = 1.0 V | | 175 | | | mA | | sc | Short-circuit current | V <sub>OUT</sub> = 0 V | | | 40 | | mA | | т | Thermal about days | Shutdown, temperature in | creasing | | 158 | | °C | | T <sub>SD</sub> | Thermal shutdown | Reset, temperature decrea | asing | | 140 | | °C | # 6.6 Typical Characteristics # **Typical Characteristics (continued)** # **Typical Characteristics (continued)** # **Typical Characteristics (continued)** # 7 Detailed Description #### 7.1 Overview These devices belong to a family of low-dropout (LDO) regulators that consume low quiescent current and deliver excellent line and load transient performance. These characteristics, combined with low noise and very good PSRR with little ( $V_{\text{IN}} - V_{\text{OUT}}$ ) headroom, make this family of devices ideal for RF portable applications. This family of regulators offers current limit and thermal protection. Device operating junction temperature is -40°C to 125°C. # 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Undervoltage Lockout (UVLO) The TLV713P-Q1 uses a UVLO circuit that disables the output until the input voltage is greater than the rising UVLO voltage. This circuit ensures that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry, $V_{IN(min)}$ . During UVLO disable, the output of the TLV713P-Q1 is connected to ground with a 120- $\Omega$ pulldown resistor. #### 7.3.2 Shutdown The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed $V_{EN(high)}$ (0.9 V, minimum). Turn off the device by forcing the EN pin to drop below 0.4 V. If shutdown capability is not required, connect EN to IN. The TLV713P-Q1 has an internal pulldown MOSFET that connects a $120-\Omega$ resistor to ground when the device is disabled. The discharge time after disabling depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_L$ ) in parallel with the $120-\Omega$ pulldown resistor. The time constant is calculated in Equation 1. $$\tau = \frac{120 \cdot R_L}{120 + R_L} \cdot C_{OUT} \tag{1}$$ #### 7.3.3 Foldback Current Limit The TLV713P-Q1 has an internal foldback current limit that helps protect the regulator during fault conditions. The current supplied by the device is gradually reduced when the output voltage decreases. When the output is shorted, the LDO supplies a typical current of 40 mA. Output voltage is not regulated when the device is in current limit, and is calculated by Equation 2: $$V_{OLIT} = I_{LIMIT} \times R_{LOAD} \tag{2}$$ The PMOS pass transistor dissipates $[(V_{IN} - V_{OUT}) \times I_{LIMIT}]$ until thermal shutdown is triggered and the device turns off. The device is turned on by the internal thermal shutdown circuit during cool down. If the fault condition continues, the device cycles between current limit and thermal shutdown. See the *Thermal Information* section for more details. The TLV713P-Q1 PMOS pass element has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting to 5% of the rated output current is recommended. #### 7.3.4 Thermal Protection Thermal protection disables the output when the junction temperature rises to approximately 158°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits regulator dissipation, protecting the device from damage as a result of overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature must be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. The TLV713P-Q1 internal protection circuitry is designed to protect against overload conditions. This circuitry is not intended to replace proper heatsinking. Continuously running the TLV713P-Q1 into thermal shutdown degrades device reliability. #### 7.4 Device Functional Modes ### 7.4.1 Normal Operation The device regulates to the nominal output voltage under the following conditions: - The input voltage is at least as high as V<sub>IN(min)</sub>. - The input voltage is greater than the nominal output voltage added to the dropout voltage. - The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold. - The output current is less than the current limit. - The device junction temperature is less than the maximum specified junction temperature. #### 7.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode of operation, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device is in the linear region and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations. #### 7.4.3 Disabled The device is disabled under the following conditions: - The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold. - The device junction temperature is greater than the thermal shutdown temperature. Table 1 shows the conditions that lead to the different modes of operation. **Table 1. Device Functional Mode Comparison** | ODERATING MODE | PARAMETER | | | | | |--------------------------------------------------------|-------------------------------------------------------------|----------------------------------------|-------------------------------------|------------------------|--| | OPERATING MODE | V <sub>IN</sub> | V <sub>EN</sub> | I <sub>OUT</sub> | T <sub>J</sub> | | | Normal mode | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | $V_{EN} > V_{EN(high)}$ | I <sub>OUT</sub> < I <sub>LIM</sub> | T <sub>J</sub> < 125°C | | | Dropout mode | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$ | $V_{EN} > V_{EN(high)}$ | _ | T <sub>J</sub> < 125°C | | | Disabled mode (any true condition disables the device) | _ | V <sub>EN</sub> < V <sub>EN(low)</sub> | _ | T <sub>J</sub> > 158°C | | # 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information #### 8.1.1 Input and Output Capacitor Considerations The TLV713P-Q1 uses an advanced internal control loop to obtain stable operation both with and without the use of input or output capacitors. The TLV713P-Q1 dynamic performance is improved with the use of an output capacitor. An output capacitance of 0.1 µF or larger generally provides good dynamic response. X5R- and X7R-type ceramic capacitors are recommended because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature. Although an input capacitor is not required for stability, good analog design practice is to connect a 0.1- $\mu$ F to 1- $\mu$ F capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. An input capacitor is recommended if the source impedance is more than $0.5~\Omega$ . A higher-value capacitor may be necessary if large, fast, rise-time load transients are anticipated or if the device is located several inches from the input power source. #### 8.1.2 Dropout Voltage The TLV713P-Q1 uses a PMOS pass transistor to achieve low dropout. When $(V_{IN}-V_{OUT})$ is less than the dropout voltage $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the $R_{DS(on)}$ of the PMOS pass element. $V_{DO}$ scales approximately with output current because the PMOS device behaves like a resistor in dropout. As with any linear regulator, PSRR and transient response are degraded when $(V_{IN}-V_{OUT})$ approaches dropout. #### 8.1.3 Transient Response As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude but increases the duration of the transient response. # 8.2 Typical Application Several versions of the TPS713P-Q1 are ideal for powering the MSP430 microcontroller. Figure 24 shows a diagram of the TLV713P-Q1 powering an MSP430 microcontroller. Table 2 shows potential applications of some voltage versions. Figure 24. TLV713P-Q1 Powering a Microcontroller **Table 2. Typical MSP430 Applications** | DEVICE | V <sub>OUT</sub> (Typ) | APPLICATION | |--------------|------------------------|-------------------------------------------------------------------------| | TLV71318P-Q1 | 1.8 V | Allows for lowest power consumption with many MSP430s | | TLV71325P-Q1 | 2.5 V | 2.2-V supply required by many MSP430s for flash programming and erasing | ### 8.2.1 Design Requirements Table 3 lists the design requirements. **Table 3. Design Parameters** | PARAMETER | DESIGN REQUIREMENT | |-----------------------------|------------------------------------| | Input voltage | 4.2 V to 3 V (Lithium Ion battery) | | Output voltage | 1.8 V, ±1% | | DC output current | 10 mA | | Peak output current | 75 mA | | Maximum ambient temperature | 65°C | #### 8.2.2 Detailed Design Procedure An input capacitor is not required for this design because of the low impedance connection directly to the battery. No output capacitor allows for the minimal possible inrush current during start-up, ensuring the 180-mA maximum input current limit is not exceeded. # 8.2.3 Application Curves # 8.3 Do's and Don'ts For best transient performance, place at least one 0.1-µF ceramic capacitor as close as possible to the OUT pin of the regulator and at least one 1-uF capacitor as close as possible to the IN pin of the regulator. Do not place the output capacitor more than 10 mm away from the regulator. Do not exceed the absolute maximum ratings. Do not continuously operate the device in current limit or near thermal shutdown. # 9 Power-Supply Recommendations These devices are designed to operate from an input voltage supply range from 1.4 V to 5.5 V. The input voltage range must provide adequate headroom for the device to have a regulated output. This input supply must be well-regulated and stable. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance. ### 10 Layout # 10.1 Layout Guidelines #### 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance Input and output capacitors must be placed as close to the device pins as possible. To improve ac performance (such as PSRR, output noise, and transient response), TI recommends that the board be designed with separate ground planes for $V_{\text{IN}}$ and $V_{\text{OUT}}$ , with the ground plane connected only at the device GND pin. In addition, the output capacitor ground connection must be connected directly to the device GND pin. High-ESR capacitors may degrade PSRR performance. #### 10.2 Layout Example (1) Not required. Figure 28. SOT-23 Layout Example #### 10.3 Power Dissipation The ability to remove heat from the die is different for each package type, presenting different considerations in the printed-circuit-board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low- and high-K boards are given in the table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves the heatsink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) can be approximated by the product of the output current times the voltage drop across the output pass element ( $V_{IN}$ to $V_{OUT}$ ), as shown in Equation 3. $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (3) Estimating the junction temperature can be done by using the thermal metrics $\Psi_{JT}$ and $\Psi_{JB}$ , as discussed in the table. These metrics are a more accurate representation of the heat transfer characteristics of the die and the package than $R_{\theta JA}$ . The junction temperature can be estimated with Equation 4. $$\Psi_{JT}$$ : $T_J = T_T + \Psi_{JT} \cdot P_D$ $\Psi_{JB}$ : $T_J = T_B + \Psi_{JB} \cdot P_D$ where - P<sub>D</sub> is the power dissipation shown by Equation 3, - T<sub>T</sub> is the temperature at the center-top of the device package, - T<sub>B</sub> is the PCB temperature measured 1 mm away from the device package on the PCB surface. (4) #### NOTE Both $T_T$ and $T_B$ can be measured on actual application boards using a thermo-gun (an infrared thermometer). For more information about measuring T<sub>T</sub> and T<sub>B</sub>, see application note *Using New Thermal Metrics* (SBVA025), available for download at www.ti.com. # 11 Device and Documentation Support #### 11.1 Device Support #### 11.1.1 Development Support #### 11.1.1.1 Evaluation Modules Three evaluation modules (EVMs) are available to assist in the initial circuit performance evaluation using the TLV713P-Q1: - TLV71312PEVM-171 - TLV71318PEVM-171 - TLV71333PEVM-171 These EVMs come populated with the commercial version of the device in the DQN package; however, they can be used for parametric evaluation. These EVMs can be requested at the Texas Instruments website through the device product folders or purchased directly from the TI eStore. ### 11.1.1.2 Spice Models Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TLV713P-Q1 is available through the product folders under *Tools & Software*. #### 11.1.2 Device Nomenclature Table 4. Ordering Information (1) (2) | PRODUCT | V <sub>out</sub> | |-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TLV713P <b>xxP</b> Q <b>yyyz</b> Q1 | <ul> <li>xx is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number (for example, 28 = 2.8 V).</li> <li>P is optional; devices with P have an LDO regulator with an active output discharge.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R is for reel (3000 pieces), T is for tape (250 pieces).</li> </ul> | For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com. #### 11.2 Documentation Support #### 11.2.1 Related Documentation - Using New Thermal Metrics, SBVA025 - TLV713xxEVM-171 User's Guide, SLVU771 #### 11.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. # 11.4 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. <sup>(2)</sup> Output voltages from 1.0 V to 3.3 V in 50-mV increments are available. Contact the factory for details and availability. # 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TLV71310PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBGW | | TLV71310PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBGW | | TLV71312PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBHW | | TLV71312PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBHW | | TLV71318PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBIW | | TLV71318PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBIW | | TLV71318PQDBVRQ1G4 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBIW | | TLV71318PQDBVRQ1G4.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBIW | | TLV71325PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBJW | | TLV71325PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBJW | | TLV71333PQDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBKW | | TLV71333PQDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ZBKW | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** 18-Jun-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TLV713P-Q1: Catalog: TLV713P NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # **TAPE AND REEL INFORMATION** # | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV71310PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV71312PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV71318PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV71318PQDBVRQ1G4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV71325PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV71333PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | # PACKAGE MATERIALS INFORMATION 18-Jun-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV71310PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV71312PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV71318PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV71318PQDBVRQ1G4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV71325PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TLV71333PQDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) <sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. <sup>9.</sup> Board assembly site may have different recommendations for stencil design.