# DRV8328 4.5 to 60 V Three-phase BLDC Gate Driver #### 1 Features - 65-V Three Phase Half-Bridge Gate Driver - Drives 3 High-Side and 3 Low-Side N-Channel MOSFETs (NMOS) - 4.5 to 60-V Operating Voltage Range - Supports 100% PWM Duty Cycle with Trickle Charge pump - · Bootstrap based Gate Driver Architecture - 1000-mA Maximum Peak Source Current - 2000-mA Maximum Peak Sink Current - Hardware interface provides simple configuration - Ultra-low power sleep mode <1 uA at 25 ℃ - 4-ns (typ) propagation delay matching between phases - Independent driver shutdown path (DRVOFF) - 65-V tolerant wake pin (nSLEEP) - Supports negative transients upto -10V on SHx - 6x and 3x PWM Modes - Supports 3.3-V, and 5-V Logic Inputs - Accurate LDO (AVDD), 3.3 V ±3%, 80 mA - Compact QFN Packages and Footprints - Adjustable VDS overcurrent threshold through VDSLVL pin - Adjustable deadtime through DT pin - Efficient System Design With Power Blocks - · Integrated Protection Features - PVDD Undervoltage Lockout (PVDDUV) - GVDD Undervoltage (GVDDUV) - Bootstrap Undervoltage (BST\_UV) - Overcurrent Protection (VDS\_OCP, SEN\_OCP) - Thermal Shutdown (OTSD) - Fault Condition Indicator (nFAULT) ## 2 Applications - Brushless-DC (BLDC) Motor Modules and PMSM - Cordless Garden and Power Tools, Lawnmowers - Appliances Fans and Pumps - Servo Drives - E-Bikes, E-Scooters, and E-Mobility - Cordless Vacuum Cleaners - Drones - Industrial & Logistics Robots, and RC Toys ## 3 Description The DRV8328 family of devices is an integrated gate driver for three-phase applications. The devices provide three half-bridge gate drivers, each capable of driving high-side and low-side N-channel power MOSFETs. The device generates the correct gate drive voltages using an internal charge pump and enhances the high-side MOSFETs using a bootstrap circuit. A trickle charge pump is included to support 100% duty cycle. The Gate Drive architecture supports peak gate drive currents up to 1-A source and 2-A sink. The DRV8328 can operate from a single power supply and supports a wide input supply range of 4.5 to 60 V. The 6x and 3x PWM modes allow for simple interfacing to controller circuits. The device has integrated accurate 3.3-V LDO that can be used to power external controller and can be used as reference for CSA. The configuration settings for the device are configurable through hardware (H/W) pins. A low-power sleep mode is provided to achieve low quiescent current by shutting down most of the internal circuitry. Internal protection functions are provided for undervoltage lockout, GVDD fault, MOSFET overcurrent, MOSFET short circuit, and overtemperature. Fault conditions are indicated on nFAULT pin. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | | | | |-------------|-----------|-------------------|--|--|--|--|--| | DRV8328ARUY | WQFN (28) | 4.00 mm × 4.00 mm | | | | | | | DRV8328BRUY | WQFN (28) | 4.00 mm × 4.00 mm | | | | | | | DRV8328CRUY | WQFN (28) | 4.00 mm × 4.00 mm | | | | | | | DRV8328DRUY | WQFN (28) | 4.00 mm × 4.00 mm | | | | | | For all available packages, see the orderable addendum at the end of the data sheet. **DRV8328 Simplified Schematic** # **Table of Contents** | 1 Features | 1 | 9 Application and Implementation | <mark>27</mark> | |---------------------------------------------------------------------|--------------|------------------------------------------------|-----------------| | 2 Applications | 1 | 9.1 Application Information | | | 3 Description | | 9.2 Typical Application | | | 4 Revision History | | 10 Power Supply Recommendations | 42 | | 5 Device Comparison Table | | 10.1 Bulk Capacitance Sizing | | | 6 Pin Configuration and Functions | | 11 Layout | | | 7 Specification | | 11.1 Layout Guidelines | | | 7.1 Absolute Maximum Ratings | | 11.2 Layout Example | | | 7.2 ESD Ratings Comm | | 11.3 Thermal Considerations | | | 7.3 Recommended Operating Conditions | | 12 Device and Documentation Support | | | 7.4 Thermal Information 1pkg | | 12.1 Device Support | | | 7.5 Electrical Characteristics | | 12.2 Documentation Support | | | 7.6 Typical Characteristics | 15 | 12.3 Related Links | | | 8 Detailed Description | | 12.4 Receiving Notification of Documentation U | | | 8.1 Overview | | 12.5 Community Resources | | | 8.2 Functional Block Diagram | | 12.6 Trademarks | | | 8.3 Feature Description | | 13 Mechanical, Packaging, and Orderable | | | 8.4 Device Functional Modes | | Information | 47 | | <b>4 Revision History</b> NOTE: Page numbers for previous revisions | may differ f | rom page numbers in the current version. | | | Changes from Revision B (March 2022) to | Revision ( | C (October 2022) | Page | | Updated Device Status to Production Data | 3 | | 1 | | Changes from Revision A (February 2022) | to Revisio | on B (March 2022) | Page | | | | 328D | | | Changes from Revision * (December 2021) | to Revisio | on A (February 2022) | Page | # **5 Device Comparison Table** # **Table 5-1. Different Device Variants** | DEVICE | DEVICE VARIANT | Package | LDO output | DT pin and VDSLVL | PWM_MODE | |----------|----------------|-----------------------------------|---------------|-------------------|----------| | | DRV8328A | 28-pin QFN<br>(4.00 mm x 4.00 mm) | Not Available | Available | 6x | | DRV8328 | DRV8328B | | Not Available | Available | 3x | | DI(V0320 | DRV8328C | | 3.3 V | Not Available | 6x | | | DRV8328D | | 3.3 V | Not Available | 3x | # **6 Pin Configuration and Functions** Figure 6-1. DRV8328A, DRV8328B RUY Package 28-pin WQFN With Exposed Thermal Pad Top View Figure 6-2. DRV8328C, DRV8328D RUY Package 28-pin WQFN With Exposed Thermal Pad Top View Table 6-1. Pin Functions—28-Pin DRV8328 Devices | PIN | | | | | |--------|----------------------------------------------------------------------|----------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | N | 0. | TYPE | DESCRIPTION | | NAME | DRV8328A<br>DRV8328B | DRV8328C<br>DRV8328D | | BEGGIAN FIGH | | AVDD | - | 19 | PWR-O | 3.3-V regulator output. Connect a X5R or X7R, $1-\mu F$ , >6.3-V ceramic capacitor between the AVDD and GND pins. This regulator can source up to 80 mA externally. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the pin. | | BSTA | A 5 5 O Bootstrap output pin. Connect capacitor between BSTA and SHA | | | | | BSTB | 9 | 9 | 0 | Bootstrap output pin. Connect capacitor between BSTB and SHB | | BSTC | 13 | 13 | 0 | Bootstrap output pin. Connect capacitor between BSTC and SHC | | CPH | 3 | 3 | PWR | Charge pump switching node. Connect a X5R or X7R, PVDD-rated ceramic capacitor | | CPL | 2 | 2 | PWR | between the CPH and CPL pins. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the pin. | | DT | 27 | - | I | Gate drive deadtime setting. Connect a resistor of value between 10 k $\Omega$ to 390 k $\Omega$ between DT and GND to adjust deadtime between 100 ns to 2000 ns. If pin is left floating or connected to GND fixed value of 55 ns deadtime is inserted. | | DRVOFF | - | 18 | I | Independent driver shutdown path. Pulling DRVOFF high turns off all external MOSFETs by putting the gate drivers into the pull-down state. This signal bypasses and overrides the digital core of the DRV8328. | | GHA | 7 | 7 | 0 | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | | GHB | 11 | 11 | 0 | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | | GHC | 15 | 15 | 0 | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | | GLA | 8 | 8 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | GLB | 12 | 12 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | GLC | 16 | 16 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | GND | 28 | 28 | PWR | Device ground. | Table 6-1. Pin Functions—28-Pin DRV8328 Devices (continued) | PIN | | | | | | |------------|----------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | N | 0. | TYPE | DESCRIPTION | | | NAME | DRV8328A<br>DRV8328B | DRV8328C<br>DRV8328D | | | | | GVDD | 4 | 4 | PWR-O | Gate driver power supply output. Connect a X5R or X7R, 30-V rated ceramic ≥ 10-uF local capacitance between the GVDD and GND pins. TI recommends a capacitor value of >10x C <sub>BSTx</sub> and voltage rating at least twice the normal operating voltage of the pin. | | | INHA | 20 | 22 | I | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | | INHB | 19 | 21 | I | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | | INHC 18 20 | | I | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | | | INLA 23 25 | | I | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | | | INLB 22 24 | | I | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | | | INLC 21 23 | | I | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | | | LSS | 17 | 17 | PWR | Low side source pin, connect all sources of the external low-side MOSFETs here. This pin is the sink path for the low-side gate driver. | | | nFAULT | 24 | 27 | OD | Fault indicator output. This pin is pulled logic low during a fault condition and requires an external pull-up resistor to 3.3V to 5.0V. | | | nSLEEP | 25 | 26 | I | Sleep mode entry pin. When this pin is pulled logic low the device goes to a low-power sleep mode. An 1 to 1.2-µs low pulse can be used to reset fault conditions without entering sleep mode. | | | PVDD | 1 | 1 | PWR | Gate driver power supply input. Connect to the bridge power supply. Connect a X5R or X7R, 0.1-µF, >2x PVDD-rated ceramic and >10-uF local capacitance between the PVDD and GND pins. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the pin. | | | SHA | 6 | 6 | I/O | High-side source pin. Connect to the high-side power MOSFET source. This pin is an input for the VDS monitor and the output for the high-side gate driver sink. | | | SHB | 10 | 10 | I/O | High-side source pin. Connect to the high-side power MOSFET source. This pin is an input for the VDS monitor and the output for the high-side gate driver sink. | | | SHC 14 14 | | I/O | High-side source pin. Connect to the high-side power MOSFET source. This pin is an input for the VDS monitor and the output for the high-side gate driver sink. | | | | VDSLVL | 26 | - | I | VDS monitor trip point setting. | | | Thermal P | ad | · · · · · · · · · · · · · · · · · · · | PWR | Must be connected to GND | | PWR = power, I = input, O = output, NC = no connection, OD = open-drain output # 7 Specification # 7.1 Absolute Maximum Ratings over operating temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------------------------------------------------------|----------------------------------------|-----------------------|---------------------------|------| | Power supply pin voltage | PVDD | -0.3 | 65 | V | | Bootstrap pin voltage | BSTx | -0.3 | 80 | V | | Bootstrap pin voltage | BSTx with respect to SHx | -0.3 | 20 | V | | Bootstrap pin voltage | BSTx with respect to GHx | -0.3 | 20 | V | | Charge pump pin voltage | CPL, CPH | -0.3 | $V_{GVDD}$ | V | | Gate driver regulator pin voltage | GVDD | -0.3 | 20 | V | | Analog regulator pin voltage | AVDD | -0.3 | 4 | V | | Logic pin voltage (nSLEEP) | nSLEEP | -0.3 | 65 | V | | Logic pin voltage | DRVOFF, DT, INHx, INLx, nFAULT, VDSLVL | -0.3 | 6 | V | | High-side gate drive pin voltage | GHx | -8 | 80 | V | | Transient 500-ns high-side gate drive pin voltage | GHx | -10 | 80 | ٧ | | High-side gate drive pin voltage | GHx with respect to SHx | -0.3 | 20 | V | | High-side source pin voltage | SHx | -8 | 70 | V | | Transient 500-ns high-side source pin voltage | SHx | -10 | 72 | V | | Low-side gate drive pin voltage | GLx with respect to LSS | -0.3 | 20 | V | | Transient 500-ns low-side gate drive pin voltage <sup>(2)</sup> | GLx with respect to LSS | -1 | 20 | V | | Low-side gate drive pin voltage | GLx with respect to GVDD | | 0.3 | V | | Transient 500-ns low-side gate drive pin voltage | GLx with respect to GVDD | | 1 | V | | Low-side source sense pin voltage | LSS | -1 | 1 | V | | Transient 500-ns low-side source sense pin voltage | LSS | -10 | 8 | V | | Gate drive current | GHx, GLx | Internally<br>Limited | Internally<br>Limited | Α | | Current sense amplifer reference input pin voltage | CSAREF | -0.3 | 5.5 | V | | Shunt amplifier input pin voltage | SN, SP | -1 | 1 | V | | Transient 500-ns shunt amplifier input pin voltage | SN, SP | -10 | 8 | V | | Shunt amplifier output pin voltage | so | -0.3 | V <sub>CSAREF</sub> + 0.3 | V | | Junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperature, T <sub>stq</sub> | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime # 7.2 ESD Ratings Comm | | | | VALUE | UNIT | |--------------------|---------------|--------------------------------------------------------------------------------|-------|------| | | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> Supports upto 5A for 500 nS when GLx-LSS is negative <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |--------------------------------|--------------------------------------------------------------------|-------------------------------------|-----|-----|--------------------|------| | V <sub>PVDD</sub> | Power supply voltage | PVDD | 4.5 | | 60 | ٧ | | V <sub>PVDD_RAMP</sub> | Power supply voltage ramp rate at power up | PVDD | | | 30 | V/us | | V <sub>PVDD_RAMP</sub> | Power supply voltage ramp rate during operation | PVDD | | | 4 | V/us | | V <sub>BST</sub> | Bootstrap pin voltage with respect to SHx | nSLEEP = High, INHx is switching | 4 | | 20 | V | | I <sub>AVDD</sub> (1) | Regulator external load current | AVDD | | | 80 | mA | | I <sub>TRICKLE</sub> | Trickle charge pump external load current | BSTx | | | 2 | μΑ | | V <sub>IN</sub> | Logic input voltage | DRVOFF, INHx, INLx, nSLEEP | 0 | | 5.5 | V | | V <sub>IN</sub> | Logic input voltage | DT, VDSLVL | 0 | | 3.4 | V | | f <sub>PWM</sub> | PWM frequency | INHx, INLx | 0 | | 200 | kHz | | V <sub>OD</sub> | Open drain pullup voltage | nFAULT | | | 5.5 | V | | I <sub>OD</sub> | Open drain output current | nFAULT | | | -10 | mA | | I <sub>GS</sub> <sup>(1)</sup> | Total average gate-drive current (Low Side and High Side Combined) | I <sub>GHx</sub> , I <sub>GLx</sub> | | | 30 | mA | | V <sub>CSAREF</sub> | Current sense amplifier reference voltage | CSAREF | 2.8 | | 5.5 | V | | I <sub>so</sub> | Shunt amplifier output current | so | | | 5 | mA | | V <sub>SHSL</sub> | Slew Rate on SHx pins | | | | 4 | V/ns | | C <sub>BSTx</sub> | Capacitor between BSTx and SHx | | | | 4.7 <sup>(2)</sup> | μF | | C <sub>GVDD</sub> | Capacitor between GVDD and GND | | | | 130 | μF | | T <sub>A</sub> | Operating ambient temperature | | -40 | | 125 | °C | | T <sub>J</sub> | Operating junction temperature | | -40 | | 150 | °C | <sup>(1)</sup> Power dissipation and thermal limits must be observed # 7.4 Thermal Information 1pkg | | | DRV8329 | | |-----------------------|----------------------------------------------|---------|------| | | | | UNIT | | | | 36 | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 37.3 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 25.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 15.8 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 15.8 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 4.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. C(2) Current flowing through boot diode (DBOOT) needs to be limited for $C_{BSTx} > 4.7 \mu F$ . # 7.5 Electrical Characteristics | 1 VI | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | POWER SUI | PPLIES (AVDD, PVDD, GVDD) | | | | | | | | | V <sub>PVDD</sub> =24V, nSLEEP = 0, T <sub>A</sub> = 25°C | | | 1 | μA | | I <sub>PVDDQ</sub> | PVDD sleep mode current | nSLEEP = LOW | | | 2 | μA | | | | V <sub>PVDD</sub> = 24 V; nSLEEP = HIGH, INHx = INLX = LOW, DRVOFF = HIGH | | 2 | 4 | mA | | I <sub>PVDDS</sub> | PVDD standby mode current | nSLEEP = HIGH, INHx = INLX = LOW,<br>DRVOFF = HIGH | | 3 | 5.5 | mA | | | | V <sub>PVDD</sub> = 24 V, nSLEEP = HIGH, INHx<br>= INLX = Switching@20kHz, No FETs<br>connected | | 4 | 7 | mA | | I <sub>PVDD</sub> | PVDD active mode current | nSLEEP = HIGH, INHx = INLX =<br>Switching@20kHz, No FETs connected | | 5 | 10 | mA | | | | V <sub>PVDD</sub> = 8 V, nSLEEP = HIGH, INHx = INLX = LOW, No FETs connected | | 5 | 10 | mA | | | | V <sub>PVDD</sub> = 24 V, nSLEEP = HIGH, INHx = INLX = LOW, No FETs connected | | 5 | 7 | mA | | IL <sub>BSx</sub> | Bootstrap pin leakage current | $V_{BSTx} = V_{SHx} = 60V, V_{GVDD} = 0V,$<br>nSLEEP = LOW | 5 | 10 | 16 | μΑ | | IL <sub>BS_TRAN</sub> | Bootstrap pin active mode transient leakage current | INLx = INHx = Switching@20kHz, No FETs connected | 60 | 115 | 300 | μΑ | | | Bootstrap pin active mode leakage static source current | $\begin{split} & \text{INHx} = \text{HIGH, INLx} = \text{LOW, INLy} \\ & = \text{INLz} = \text{HIGH, nSLEEP} = \text{HIGH,} \\ & \text{V}_{\text{PVDD}} = \text{V}_{\text{SHX}} = \text{V}_{\text{GVDD}} = \text{12V, V}_{\text{BSTx}} - \\ & \text{V}_{\text{SHx}} = \text{5V} \end{split}$ | 135 | 200 | 280 | μΑ | | IL <sub>BS_DC_SRC</sub> | | INHx = HIGH, INLx = LOW, INLy<br>= INLz = HIGH, nSLEEP = HIGH,<br>V <sub>PVDD</sub> = V <sub>SHX</sub> = V <sub>GVDD</sub> = 12V, V <sub>BSTx</sub> -<br>V <sub>SHx</sub> = 7V | 70 | 105 | 145 | μA | | | | $\begin{split} &\text{INHx} = \text{LOW, INLx} = \text{LOW, INLy} = \text{INLz} = \\ &\text{HIGH, nSLEEP} = \text{HIGH, V}_{\text{PVDD}} = \text{V}_{\text{SHX}} = \\ &\text{V}_{\text{GVDD}} = \text{12V, V}_{\text{BSTx}} - \text{V}_{\text{SHx}} = \text{5V} \end{split}$ | 25 | 50 | 90 | μA | | | | $\begin{split} & \text{INHx} = \text{LOW, INLx} = \text{LOW, INLy} = \text{INLz} = \\ & \text{HIGH, nSLEEP} = \text{HIGH, V}_{\text{PVDD}} = \text{V}_{\text{SHX}} = \\ & \text{V}_{\text{GVDD}} = \text{12V, V}_{\text{BSTx}} - \text{V}_{\text{SHx}} = \text{7V} \end{split}$ | 16 | 28 | 50 | μA | | 11 | Bootstrap pin active mode leakage static | $\begin{aligned} & \text{INHx} = \text{LOW, INLx} = \text{LOW, INLy} = \text{INLz} = \\ & \text{HIGH, nSLEEP} = \text{HIGH, V}_{\text{PVDD}} = \text{V}_{\text{SHX}} = \\ & \text{V}_{\text{GVDD}} = \text{12V, V}_{\text{BSTx}} - \text{V}_{\text{SHx}} = \text{12V} \end{aligned}$ | 10 | 40 | 90 | μΑ | | I-BS_DC_SINK | sink current | $\begin{aligned} & \text{INHx} = \text{High, INLx} = \text{LOW, INLy} = \text{INLz} = \\ & \text{HIGH, nSLEEP} = \text{HIGH, V}_{\text{PVDD}} = \text{V}_{\text{SHX}} = \\ & \text{V}_{\text{GVDD}} = \text{12V, V}_{\text{BSTx}} - \text{V}_{\text{SHx}} = \text{12V} \end{aligned}$ | 14 | 45 | 91 | μΑ | | | | $\begin{split} & \text{INHx} = \text{INLx} = \text{LOW}, \text{V}_{\text{BSTx}} \text{-} \text{V}_{\text{SHx}} \\ & = 15, \text{V}_{\text{SHx}} = 0 \text{ to 60V, nSLEEP} = \\ & \text{HIGH, DRVOFF} = \text{LOW} \end{split}$ | 80 | 145 | 210 | μA | | II | Source pin leakage current | INHx = INLx = LOW, V <sub>BSTx</sub> - V <sub>SHx</sub><br>= 11, V <sub>SHx</sub> = 0 to 60V, nSLEEP =<br>HIGH, DRVOFF = LOW | 15 | 20 | 30 | μA | | IL <sub>SHx</sub> | Journe piir leakaye cullelit | $\begin{split} &\text{INHx} = \text{High}, \ \ \text{INLx} = \text{LOW}, \ \text{V}_{\text{BSTx}}\text{-} \\ &\text{V}_{\text{SHx}} = 15, \ \text{V}_{\text{SHx}} = 0 \ \text{to 60V}, \ \text{nSLEEP} = \\ &\text{HIGH, DRVOFF} = \text{LOW} \end{split}$ | 80 | 145 | 210 | μA | | | | $\begin{aligned} &\text{INHx} = \text{HIGH, INLx} = \text{LOW, V}_{\text{BSTx}} - \\ &\text{V}_{\text{SHx}} = \text{11, V}_{\text{SHx}} = \text{0 to 60V, nSLEEP} = \\ &\text{HIGH, DRVOFF} = \text{LOW} \end{aligned}$ | 13 | 25 | 35 | μA | $4.5 \text{ V} \le \text{V}_{\text{PVDD}} \le 60 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}$ (unless otherwise noted). Typical limits apply for $\text{T}_{\text{A}} = 25^{\circ}\text{C}, \text{V}_{\text{PVDD}} = 24 \text{ V}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|------|------| | | | nSLEEP = HIGH to Active<br>mode (Outputs Ready), DRVOFF =<br>LOW, C <sub>GVDD</sub> = 10 uF, C <sub>BSTx</sub> = 1 uF | | 1 | 2 | ms | | t <sub>wake</sub> | Turnon time (nSLEEP) | nSLEEP = High to Active mode (Outputs Ready). $C_{GVDD}$ = 100 uF, $C_{AVDD}$ = 10 uF, $C_{BSTx}$ = 10 uF | | 10 | 15 | ms | | | | V <sub>PVDD</sub> = 12V, nSLEEP = HIGH to<br>Active mode (Outputs Ready), DRVOFF<br>= LOW, C <sub>GVDD</sub> = 10 uF | | 1 | 2 | ms | | | Turnon time (DRVOFF) | DRVOFF = LOW to Active mode (Outputs Ready), nSLEEP = High | | 0.05 | 0.1 | ms | | t <sub>SLEEP</sub> | Turnoff time | nSLEEP = LOW to Sleep mode | | | 20 | us | | t <sub>RST</sub> | Minimum Reset Pulse Time | nSLEEP = LOW period to reset faults | 1 | | 1.2 | us | | | | V <sub>PVDD</sub> ≥ 40 V, I <sub>GS</sub> = 10 mA, T <sub>J</sub> = 25°C | 11.8 | 13 | 15 | V | | | | 22 V ≤V <sub>PVDD</sub> ≤ 40 V, I <sub>GS</sub> = 30 mA, T <sub>J</sub> = 25°C | 11.8 | 13 | 15 | V | | $V_{GVDD\_RT}$ | GVDD Gate driver regulator voltage (Room Temperature) | 8 V ≤V <sub>PVDD</sub> ≤ 22 V, I <sub>GS</sub> = 30 mA, T <sub>J</sub> = 25°C | 11.8 | 13 | 15 | V | | | (resili feliperature) | $6.75 \text{ V} \leq \text{V}_{\text{PVDD}} \leq 8 \text{ V}, \text{ I}_{\text{GS}} = 10 \text{ mA}, \text{ T}_{\text{J}} = 25^{\circ}\text{C}$ | 11.8 | 13 | 14.5 | V | | | | 4.5 V ≤V <sub>PVDD</sub> ≤ 6.75 V, I <sub>GS</sub> = 10 mA, T <sub>J</sub> = 25°C | 2*V <sub>PVDD</sub><br>- 1 | | 13.5 | V | | | GVDD Gate driver regulator voltage | V <sub>PVDD</sub> ≥ 40 V, I <sub>GS</sub> = 10 mA | 11.5 | | 15.5 | V | | | | 22 V ≤V <sub>PVDD</sub> ≤ 40 V, I <sub>GS</sub> = 30 mA | 11.5 | | 15.5 | V | | $V_{GVDD}$ | | 8 V ≤V <sub>PVDD</sub> ≤ 22 V; I <sub>GS</sub> = 30 mA | 11.5 | | 15.5 | V | | · GVDD | | 6.75 V ≤V <sub>PVDD</sub> ≤ 8 V, I <sub>GS</sub> = 10 mA | 11.5 | | 14.5 | V | | | | 4.5 V ≤V <sub>PVDD</sub> ≤ 6.75 V, I <sub>GS</sub> = 10 mA | 2*V <sub>PVDD</sub><br>- 1.4 | | 13.5 | V | | | AVDD Analog regulator voltage (Room<br>Temperature) | $V_{PVDD} \ge 6 \text{ V}, 0 \text{ mA} \le I_{AVDD} \le 30 \text{ mA}, T_J = 25^{\circ}\text{C}$ | 3.26 | 3.3 | 3.33 | V | | $V_{AVDD\_RT}$ | | $V_{PVDD} \ge 6 \text{ V}$ , 30 mA $\le I_{AVDD} \le 80 \text{ mA}$ , $T_J = 25^{\circ}\text{C}$ | 3.2 | 3.3 | 3.4 | V | | | | $V_{PVDD} \le 6 \text{ V}, 0 \text{ mA} \le I_{AVDD} \le 50 \text{ mA}, T_J = 25^{\circ}\text{C}$ | 3.13 | 3.3 | 3.46 | V | | \/ | AVDD Appleg regulator veltage | $V_{PVDD} \ge 6 \text{ V}, 0 \text{ mA} \le I_{AVDD} \le 80 \text{ mA}$ | 3.2 | 3.3 | 3.4 | V | | $V_{AVDD}$ | AVDD Analog regulator voltage | $V_{PVDD} \le 6 \text{ V}, 0 \text{ mA} \le I_{AVDD} \le 50 \text{ mA}$ | 3.125 | 3.3 | 3.5 | V | | LOGIC-LEV | EL INPUTS (DRVOFF, INHx, INLx, nSLE | EP etc) | | | | | | V <sub>IL</sub> | Input logic low voltage | DRVOFF | | | 0.8 | V | | V IL | Imput logic low voltage | INLx, INHx pins | | | 0.8 | V | | V | Input logic high voltage | DRVOFF | 2.2 | | | V | | $V_{IH}$ | Imput logic flight voltage | INLx, INHx pins | 2.2 | | | V | | \/a | Input hysteresis | DRVOFF | 200 | 400 | 650 | mV | | V <sub>HYS</sub> | mput nysteresis | INLx, INHx pins | 45 | 240 | 350 | mV | | I <sub>IL</sub> | Input logic low current | V <sub>PIN</sub> (Pin Voltage) = 0 V; | -1 | 0 | 1 | μA | | | | nSLEEP, V <sub>PIN</sub> (Pin Voltage) = 65 V; | 3 | 6.5 | 10 | μA | | I <sub>IH</sub> | Input logic high current | nSLEEP, V <sub>PIN</sub> (Pin Voltage) = 5 V; | 3 | 6 | 10 | μA | | | | Other pins, V <sub>PIN</sub> (Pin Voltage) = 5 V; | 7 | 20 | 35 | μΑ | | R <sub>PD_DRVOFF</sub> | Input pulldown resistance | DRVOFF To GND | 100 | 200 | 300 | kΩ | | R <sub>PD_nSLEEP</sub> | Input pulldown resistance | nSLEEP To GND | 500 | 800 | 1500 | kΩ | | | | + | | 250 | | | $4.5~\text{V} \le \text{V}_{\text{PVDD}} \le 60~\text{V}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}$ (unless otherwise noted). Typical limits apply for $\text{T}_{\text{A}} = 25^{\circ}\text{C},~\text{V}_{\text{PVDD}} = 24~\text{V}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------|----------------|---------------|------| | FOUR-LEVE | L INPUTS (GAIN) | | | | | | | V <sub>L1</sub> | Input level 1 voltage | Tied to GND | 0 | | 0.18*AV<br>DD | V | | $V_{L2}$ | Input level 2 voltage | 50 kΩ +/- 5% tied to GND | 0.48*AV<br>DD | 0.5*AVD<br>D | 0.52*AV<br>DD | V | | $V_{L3}$ | Input level 3 voltage | 200 kΩ +/- 5% tied to GND | 0.82*AV<br>DD | 0.833*AV<br>DD | 0.85*AV<br>DD | V | | $V_{L4}$ | Input level 4 voltage | HiZ or Connect to AVDD | | AVDD | | V | | R <sub>PU</sub> | Input pullup resistance | GAIN To AVDD | 80 | 100 | 120 | kΩ | | OPEN-DRAI | N OUTPUTS (nFAULT etc) | | | | | | | V <sub>OL</sub> | Output logic low voltage | I <sub>OD</sub> = 5 mA | | | 0.4 | V | | l <sub>oz</sub> | Output logic high current | V <sub>OD</sub> = 5 V | -1 | | 1 | μΑ | | C <sub>OD</sub> | Output capacitance | V <sub>OD</sub> = 5 V | | | 30 | pF | | GATE DRIVE | ERS (GHx, GLx, SHx, SLx) | 1 | | | ' | | | V <sub>GSHx_LO</sub> | High-side gate drive low level voltage | I <sub>GLx</sub> = -100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0.05 | 0.11 | 0.24 | V | | V <sub>GSHx_HI</sub> | High-side gate drive high level voltage (V <sub>BSTx</sub> - V <sub>GHx</sub> ) | I <sub>GHx</sub> = 100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0.28 | 0.44 | 0.82 | V | | V <sub>GSLx_LO</sub> | Low-side gate drive low level voltage | I <sub>GLx</sub> = -100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0.05 | 0.11 | 0.27 | V | | V <sub>GSLx_HI</sub> | Low-side gate drive high level voltage (V <sub>GVDD</sub> - V <sub>GHx</sub> ) | I <sub>GHx</sub> = 100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0.28 | 0.44 | 0.82 | V | | | | INHx = HIGH, INLx = LOW, INLy = INLz<br>= HIGH, V <sub>PVDD</sub> >15V, V <sub>GVDD</sub> ≥11.5V | 8.4 | 9.6 | 11.1 | V | | V <sub>GSH_100_PH</sub> | High-side gate drive voltage in steady state with 100 % duty cycle (GHx- SHx) | INHx = HIGH, INLx = LOW, INLy = INLz<br>= HIGH, V <sub>GVDD</sub> ≥11.5V | 7.5 | 8.3 | 9 | V | | | | INHx = HIGH, INLx = LOW, INLy = INLz<br>= HIGH, 7V ≥V <sub>GVDD</sub> ≥ 8V | 5.7 | 6.5 | 7.6 | V | | R <sub>DS(ON)_PU_</sub> | High-side pullup switch resistance | I <sub>GHx</sub> = 100 mA; V <sub>GVDD</sub> = 12V | 2.7 | 4.5 | 8.4 | Ω | | R <sub>DS(ON)_PD_</sub> | High-side pulldown switch resistance | I <sub>GHx</sub> = 100 mA; V <sub>GVDD</sub> = 12V | 0.5 | 1.1 | 2.4 | Ω | | R <sub>DS(ON)_PU_</sub><br>LS | Low-side pullup switch resistance | I <sub>GLx</sub> = 100 mA; V <sub>GVDD</sub> = 12V | 2.7 | 4.5 | 8.3 | Ω | | R <sub>DS(ON)_PD_</sub><br>LS | Low-side pulldown switch resistance | I <sub>GLx</sub> = 100 mA; V <sub>GVDD</sub> = 12V | 0.5 | 1.1 | 2.8 | Ω | | I <sub>DRIVEP_HS</sub> | High-side peak source gate current | V <sub>GSHx</sub> = 12V | 550 | 1000 | 1575 | mA | | I <sub>DRIVEN_HS</sub> | High-side peak sink gate current | V <sub>GSHx</sub> = 0V | 1150 | 2000 | 2675 | mA | | I <sub>DRIVEP_LS</sub> | Low-side peak source gate current | V <sub>GSLx</sub> = 12V | 550 | 1000 | 1575 | mA | | I <sub>DRIVEN_LS</sub> | Low-side peak sink gate current | V <sub>GSLx</sub> = 0V | 1150 | 2000 | 2675 | mA | | R <sub>PD_LS</sub> | Low-side passive pull down | GLx to LSS | 80 | 100 | 120 | kΩ | | R <sub>PDSA_HS</sub> | High-side semiactive pull down | GHx to SHx, V <sub>GSHx</sub> = 2V | 8 | 10 | 12.5 | kΩ | | GATE DRIVE | ERS TIMINGS | | | | l | | | t <sub>PDR_LS</sub> | Low-side rising propagation delay | INLx to GLx rising, V <sub>GVDD</sub> > 8V | 70 | 100 | 145 | ns | | <br>t <sub>PDF_LS</sub> | Low-side falling propagation delay | INLx to GLx falling, V <sub>GVDD</sub> > 8V | 70 | 100 | 135 | ns | | t <sub>PDR_HS</sub> | High-side rising propagation delay | INHx to GHx rising, V <sub>GVDD</sub> = V <sub>BSTx</sub> - V <sub>SHx</sub> > 8V | 65 | 100 | 145 | ns | | t <sub>PDF_HS</sub> | High-side falling propagation delay | INHx to GHx falling, V <sub>GVDD</sub> = V <sub>BSTx</sub> - V <sub>SHx</sub> > 8V | 70 | 100 | 140 | ns | | | | 1 | | | | | | | PARAMETER | test conditions | MIN | TYP | MAX | UNIT | |--------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|--------| | | | GLx turning ON to GLx turning OFF,<br>V <sub>GVDD</sub> = V <sub>BSTx</sub> - V <sub>SHx</sub> > 8V; SHx = 0V<br>to 60V, No load on GHx and GLx | -25 | ±4 | 25 | ns | | t <sub>PD</sub> MATCH P | Matti | GLx turning OFF to GHx turning ON, $V_{GVDD} = V_{BSTx} - V_{SHx} > 8V$ ; SHx = 0V to 60V, No load on GHx and GLx | -28 | ±4 | 28 | ns | | н | Matching propagation delay per phase | GHx turning ON to GHx turning OFF, $V_{GVDD} = V_{BSTx} - V_{SHx} > 8V$ ; SHx = 0V to 60V, No load on GHx and GLx | -25 | ±4 | 25 | ns | | | | GHx turning OFF to GLx turning ON, $V_{GVDD} = V_{BSTx} - V_{SHx} > 8V$ ; SHx = 0V to 60V, No load on GHx and GLx | -25 | ±4 | 25 | ns | | | Matching propagation delay phase to phase | GHx turning ON to GHy turning ON, $V_{GVDD} = V_{BSTx} - V_{SHx} > 8V$ ; SHx = 0V to 60V, No load on GHx and GLx | -10 | ±4 | 10 | ns | | t <sub>PD MATCH P</sub> | | GLx turning ON to GLy turning ON, $V_{GVDD} = V_{BSTx} - V_{SHx} > 8V$ ; SHx = 0V to 60V, No load on GHx and GLx | -10 | ±4 | 10 | ns | | H_PH | | GHx turning OFF to GHy turning OFF, $V_{GVDD} = V_{BSTx} - V_{SHx} > 8V$ ; SHx = 0V to 60V, No load on GHx and GLx | -15 | ±4 | 15 | ns | | | | GLx turning OFF to GLy turning OFF, $V_{GVDD} = V_{BSTx} - V_{SHx} > 8V$ ; SHx = 0V to 60V, No load on GHx and GLx | -10 | ±4 | 10 | ns | | t <sub>PW_MIN</sub> | Minimum input pulse width on INHx,<br>INLx that changes the output on GHx,<br>GLx | | 18 | 32 | 45 | ns | | t <sub>DEAD</sub> | Gate drive dead time configurable range | | 50 | | 2000 | ns | | | Gate drive dead time | DT pin floating | 35 | 55 | 90 | ns | | | | DT pin connected to GND | 25 | 55 | 80 | ns | | t <sub>DEAD</sub> | | 10 kΩ between DT pin and GND | 75 | 100 | 140 | ns | | | | 390 kΩ between DT pin and GND | 1350 | 2000 | 2650 | ns | | BOOTSTRA | P DIODES | | | | | | | M | Destatues diede femuend voltere | I <sub>BOOT</sub> = 100 μA | | | 0.8 | V | | $V_{BOOTD}$ | Bootstrap diode forward voltage | I <sub>BOOT</sub> = 100 mA | | | 1.6 | V | | R <sub>BOOTD</sub> | Bootstrap dynamic resistance $(\Delta V_{BOOTD}/\Delta I_{BOOT})$ | I <sub>BOOT</sub> = 100 mA and 50 mA | 4.5 | 5.5 | 9 | Ω | | CURRENT S | HUNT AMPLIFIERS (SNx, SOx, SPx, CS | AREF) | | | | | | | | CSAGAIN = Tied to GND | 4.92 | 5 | 5.05 | V/V | | A <sub>CSA</sub> | Sense amplifier gain | CSAGAIN = 50kΩ ±5% tied to GND | 9.9 | 10 | 10.1 | V/V | | | Const diffpinior gant | CSAGAIN = 200kΩ ±5% tied to GND | 19.75 | 20 | 20.2 | V/V | | | | CSAGAIN =Hi-Z; | 39.6 | 40 | 40.6 | V/V | | A <sub>CSA_ERR</sub> | Sense amplifier gain error | T <sub>J</sub> = 25°C | -1.5 | | 1.5 | % | | A <sub>CSA_ERR_D</sub><br>RIFT | Sense amplifier gain error temperature drift | | -20 | | 20 | ppm/°C | | NL | Non linearity Error | | | 0.01 | 0.05 | % | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------|------------------------------------------------------------------------------------|-------|-------|-------------------------------|-------| | | | V <sub>STEP</sub> = 1.6 V, A <sub>CSA</sub> = 5 V/V, C <sub>LOAD</sub> = 500pF | | 0.6 | 1 | μs | | t | Settling time to ±1% | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 10 V/V, $C_{LOAD}$ = 500pF | | 0.6 | 1.1 | μs | | <sup>t</sup> SET | Setung time to 1170 | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 20 V/V, $C_{LOAD}$ = 500pF | | 0.7 | 1.2 | μs | | | | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 40 V/V, $C_{LOAD}$ = 500pF | | 0.8 | 1.7 | μs | | | | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 5 V/V, $C_{LOAD}$ = 60pF | | 0.3 | 0.5 | μs | | t <sub>SET</sub> | Settling time to ±1% | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 10 V/V, $C_{LOAD}$ = 60pF | | 0.3 | 0.5 | μs | | 'SEI | Column to 1770 | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 20 V/V, $C_{LOAD}$ = 60pF | | 0.3 | 0.65 | μs | | | | V <sub>STEP</sub> = 1.6 V, A <sub>CSA</sub> = 40 V/V, C <sub>LOAD</sub> = 60pF | | 0.3 | 0.8 | μs | | | | A <sub>CSA</sub> = 5 V/V, C <sub>LOAD</sub> = 60-pF, small signal -3 dB | 3 | 5 | 7 | MHz | | BW | Bandwidth | A <sub>CSA</sub> = 10 V/V, C <sub>LOAD</sub> = 60-pF, small signal -3 dB | 2.5 | 4.8 | 6.6 | MHz | | DW | Bandwidth | $A_{CSA}$ = 20 V/V, $C_{LOAD}$ = 60-pF, small signal -3 dB | 2 | 4 | 5.4 | MHz | | | | $A_{CSA}$ = 40 V/V, $C_{LOAD}$ = 60-pF, small signal -3 dB | 1.75 | 3 | 4.2 | MHz | | | | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 5 V/V, $C_{LOAD}$ = 60-pF, low to high transition | | 12 | | V/µs | | | Output slew rate | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 10 V/V, $C_{LOAD}$ = 60-pF, low to high transition | | 13 | | V/µs | | t <sub>SR</sub> | | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 20 V/V, $C_{LOAD}$ = 60-pF, low to high transition | | 11 | | V/µs | | | | $V_{STEP}$ = 1.6 V, $A_{CSA}$ = 40 V/V, $C_{LOAD}$ = 60-pF, low to high transition | | 11 | | V/µs | | $V_{SWING}$ | Output voltage range | V <sub>CSAREF</sub> = 3 | 0.25 | | 2.75 | V | | $V_{SWING}$ | Output voltage range | V <sub>CSAREF</sub> = 5.5 | 0.25 | | 5.25 | V | | V <sub>SWING</sub> | Output voltage range | V <sub>CSAREF</sub> = 3 to 5.5 V | 0.25 | | V <sub>CSAREF</sub><br>- 0.25 | V | | $V_{COM}$ | Common-mode input range | | -0.15 | | 0.15 | V | | $V_{DIFF}$ | Differential-mode input range | | -0.3 | | 0.3 | V | | V <sub>OFF</sub> | Input offset voltage | $V_{SP} = V_{SN} = GND; T_J = -40^{\circ}C,$<br>CSA_VREF = 0 | -1.5 | | 1.5 | mV | | V <sub>OFF</sub> | Input offset voltage | $V_{SP} = V_{SN} = GND; T_J = 25^{\circ}C,$<br>CSA_VREF = 0 | -1.2 | | 1.2 | mV | | V <sub>OFF</sub> | Input offset voltage | $V_{SP} = V_{SN} = GND; T_J = 175^{\circ}C,$<br>CSA_VREF= 0 | -1.5 | | 1.5 | mV | | V <sub>OFF</sub> | Input offset voltage | V <sub>SP</sub> = V <sub>SN</sub> = GND | -1.5 | | 1.5 | mV | | V <sub>OFF_DRIFT</sub> | Input drift offset voltage | V <sub>SP</sub> = V <sub>SN</sub> = GND | | 8 | 10 | μV/°C | | V <sub>BIAS</sub> | Output voltage bias ratio | V <sub>SP</sub> = V <sub>SN</sub> = GND | 0.122 | 0.125 | 0.128 | V | | V <sub>BIAS_ACC</sub> | Output voltage bias ratio accuracy | V <sub>SP</sub> = V <sub>SN</sub> = GND | -1.2 | | 1.2 | % | | I <sub>BIAS</sub> | Input bias current | $V_{SP} = V_{SN} = GND$ , $V_{CSAREF} = 3V$ to 5.5V | | | 100 | μA | | I <sub>BIAS_OFF</sub> | Input bias current offset | I <sub>SP</sub> – I <sub>SN</sub> | -1 | | 1 | μA | | I <sub>CSASRC</sub> | SO ouput sink current capability | | 5 | 7 | 11 | mA | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------|-------|------|-------|------| | I <sub>CSASRC</sub> | SO ouput source current capability | | 2 | 3.7 | 6.6 | mA | | CNADD | | DC | | 80 | | dB | | CMRR | Common-mode rejection ratio | 20 kHz | | 65 | | dB | | | | CSAREF to SOx, DC, Differential | | 80 | | dB | | PSRR | Power-supply rejection ratio (CSAREF) | CSAREF to SOx, 20 kHz, Differential | | 70 | | dB | | PSRR | Power-supply rejection ratio (CSAREF) | CSAREF to SOx, 20 kHz, Single Ended | | 40 | | dB | | I <sub>CSA_SUP</sub> | Supply current for CSA | V <sub>CSAREF</sub> = 3.V to 5.5V | | 1.5 | 2.1 | mA | | T <sub>CMREC</sub> | Common mode recovery time | 05.0.2. | | 0.6 | 0.7 | us | | C <sub>LOAD</sub> | Maximum load capacitance | | | 10 | | nF | | | · | A <sub>CSA</sub> = 5 V/V | -3 | | 3 | mV | | | Output offset error | A <sub>CSA</sub> = 10 V/V | -4 | | 4 | mV | | $V_{OFF\_OUT}$ | | A <sub>CSA</sub> = 20 V/V | -5 | | 5 | mV | | | | A <sub>CSA</sub> = 40 V/V | -6 | | 6 | mV | | PROTECTIO | DN CIRCUITS | COA | | | | | | | | V <sub>PVDD</sub> rising | 4.3 | 4.4 | 4.5 | | | $V_{PVDD\_UV}$ | PVDD undervoltage lockout threshold | V <sub>PVDD</sub> falling | 4 | 4.1 | 4.25 | V | | V <sub>PVDD_UV_H</sub> | | - | | | | | | YS | PVDD undervoltagelockout hysteresis | Rising to falling threshold | 225 | 265 | 325 | mV | | t <sub>PVDD_UV_DG</sub> | PVDD undervoltage deglitch time | | 10 | 20 | 30 | μs | | V | AVDD gupply DOB throubold | AVDD rising | 2.7 | 2.85 | 3.0 | V | | $V_{AVDD\_POR}$ | AVDD supply POR threshold | AVDD falling | 2.5 | 2.65 | 2.8 | V | | V <sub>AVDD_POR_</sub> | AVDD POR hysteresis | Rising to falling threshold | 170 | 200 | 250 | mV | | t <sub>AVDD_POR_D</sub> | AVDD POR deglitch time | | 7 | 12 | 22 | μs | | | OVDD and broad to see the set of | V <sub>GVDD</sub> rising | 7.3 | 7.5 | 7.8 | V | | $V_{GVDD\_UV}$ | GVDD undervoltage threshold | V <sub>GVDD</sub> falling | 6.4 | 6.7 | 6.9 | V | | V <sub>GVDD_UV_H</sub> | GVDD undervoltage hysteresis | Rising to falling threshold | 800 | 900 | 1000 | mV | | t <sub>GVDD_UV_DG</sub> | GVDD undervoltage deglitch time | | 5 | 10 | 15 | μs | | | | V <sub>BSTx</sub> - V <sub>SHx</sub> ; V <sub>BSTx</sub> rising | 3.9 | 4.45 | 5 | V | | $V_{BST\_UV}$ | Bootstrap undervoltage threshold | V <sub>BSTx</sub> - V <sub>SHx</sub> ; V <sub>BSTx</sub> falling | 3.7 | 4.2 | 4.8 | V | | V <sub>BST_UV_HYS</sub> | Bootstrap undervoltage hysteresis | Rising to falling threshold | 150 | 220 | 285 | mV | | t <sub>BST_UV_DG</sub> | Bootstrap undervoltage deglitch time | | 2 | 4 | 6 | μs | | V <sub>DS_LVL_RNG</sub> | V <sub>DS</sub> overcurrent protection threshold linear range | | 0.1 | | 2.5 | V | | V <sub>DS_DIS</sub> | V <sub>DS</sub> overcurrent protection disable resistor | VDSLVL pin to GVDD | 70 | 100 | 500 | kΩ | | | | VDSLVL = 100 kΩ to GVDD | 3 | 4.2 | 5.5 | V | | V <sub>DS_LVL</sub> | V <sub>DS</sub> overcurrent protection threshold | VDSLVL = 0.1V | 0.065 | 0.1 | 0.145 | | | | Reference | VDSLVL pin = 2.5V | 2.2 | 2.5 | 2.8 | V | | V <sub>SENSE_LVL</sub> | V <sub>SENSE</sub> overcurrent protection threshold | LSS to GND pin = 0.5V | 0.48 | 0.5 | 0.52 | V | | t <sub>DS_BLK</sub> | V <sub>DS</sub> overcurrent protection blanking time | · | 0.5 | 1 | 2.7 | μs | | t <sub>DS_DG</sub> | V <sub>DS</sub> and V <sub>SENSE</sub> overcurrent protection deglitch time | | 1.5 | 3 | 5 | μs | | t <sub>SD</sub> SINK DIG | DRVOFF peak sink current duration | | 3 | 5 | 7 | μs | | t <sub>SD_DIG</sub> | DRVOFF digital shutdown delay | | 0.5 | 1.5 | 2.2 | μs | | •อบ_บเษ | 2 311 digital stratuowii dolay | | 0.0 | 1.5 | 2.2 | Mo | DRV8328 SLVSFF3C – DECEMBER 2021 – REVISED OCTOBER 2022 $4.5~\text{V} \leq \text{V}_{\text{PVDD}} \leq 60~\text{V}, -40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 150^{\circ}\text{C} \text{ (unless otherwise noted)}. \text{ Typical limits apply for T}_{\text{A}} = 25^{\circ}\text{C}, \text{V}_{\text{PVDD}} = 24~\text{V}_{\text{PVDD}} 24~\text{V}_$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------|------------------------|-----|-----|-----|------| | T <sub>OTSD</sub> | Thermal shutdown temperature | T <sub>J</sub> rising; | 160 | 170 | 187 | °C | | T <sub>HYS</sub> | Thermal shutdown hysteresis | | 16 | 20 | 23 | °C | # 7.6 Typical Characteristics # **8 Detailed Description** ## 8.1 Overview The DRV8328 family of devices is an integrated three-phase gate driver supporting an input voltage range of 4.5-V to 60-V. These devices decrease system component count, cost, and complexity by integrating three independent half-bridge gate drivers, trickle charge pump, and a charge pump with linear regulator for the supply voltages of the high-side and low-side gate drivers. DRV8328 also integrates an accurate low voltage regulator (AVDD) capable of supporting 3.3 V at 80 mA output. A hardware interface allows for simple configuration of the motor driver and control of the motor. The gate drivers support external N-channel high-side and low-side power MOSFETs and can drive up to 1-A source, 2-A sink peak gate drive currents with a 30-mA average output current. A bootstrap circuit with capacitor generates the supply voltage of the high-side gate drive and a trickle charge pump is employed to support 100% duty cycle. The supply voltage of the low-side gate driver is generated using a charge pump with linear regulator GVDD from the PVDD power supply that regulates to 12 V. In addition to the high level of device integration, the DRV8328 family of devices provides a wide range of integrated protection features. These features include power supply undervoltage lockout (PVDDUV), regulator undervoltage lockout (GVDDUV), Bootstrap Voltage undervoltage lockout (BSTUV), $V_{DS}$ overcurrent monitoring (OCP), Sense resistor overcurrent monitoring (SEN\_OCP) and overtemperature shutdown (TSD). Fault events are indicated by the nFAULT pin. The DRV8328 is available in 0.4-mm pitch, 5 × 4 mm 36-pin QFN surface-mount packages. # 8.2 Functional Block Diagram Figure 8-1. Block Diagram of DRV8328 ## 8.3 Feature Description Table 8-1 lists the recommended values of the external components for the gate driver and the buck regulator. | COMPONENTS | PIN 1 | PIN 2 | RECOMMENDED | |---------------------|--------------------|--------|-------------------------------------------------------------------------------------------------| | C <sub>PVDD1</sub> | PVDD | PGND | X5R or X7R, 0.1-µF, >2x PVDD-rated capacitor | | C <sub>PVDD2</sub> | PVDD | PGND | ≥ 10 µF, >2x PVDD-rated capacitor | | C <sub>CP</sub> | СРН | CPL | X5R or X7R, 470-nF, PVDD-rated capacitor | | C <sub>GVDD</sub> | GVDD | GND | X5R or X7R, ≥10-uF, 25V-rated capacitor | | C <sub>AVDD</sub> | AVDD | AGND | X5R or X7R, ≥1-μF, 6.3-V capacitor | | C <sub>BSTx</sub> | BSTx | SHx | X5R or X7R, 1-μF (typical), 25V-rated capacitor | | R <sub>nFAULT</sub> | VCC <sup>(1)</sup> | nFAULT | Pullup resistor (10 kΩ) | | R <sub>DT</sub> | DT | AGND | Hardware interface resistor. Refer to Deadtime and Cross-Conduction Prevention for the details. | <sup>(1)</sup> The VCC pin is not a pin on the DRV8328, but a VCC supply voltage pullup is required for the open-drain output, nFAULT. This pin can also be pulled up to AVDD. #### 8.3.1 Three BLDC Gate Drivers The DRV8328 family of devices integrates three half-bridge gate drivers, each capable of driving high-side and low-side N-channel power MOSFETs. A charge pump is used to generate the GVDD to supply the correct gate bias voltage across a wide operating voltage range. The low side gate outputs are driven directly from GVDD, while the high side gate outputs are driven using a bootstrap circuit with an integrated diode. An internal trickle charge pump provides support for 100% duty cycle operation. The half-bridge gate drivers can be used in combination to drive a three-phase motor or separately to drive other types of loads. #### 8.3.1.1 PWM Control Modes The DRV8328 provides two different PWM control modes to support various commutation and control methods. The PWM control modes are supported in different device variants (see Table 5-1) #### 8.3.1.1.1 6x PWM Mode In 6x PWM mode, each half-bridge supports three output states: low, high, or high-impedance (Hi-Z). The corresponding INHx and INLx signals control the output state as listed in Table 8-2. Table 8-2. 6x PWM Mode Truth Table | INLx | INHx | GLx | GHx | SHx | |------|------|-----|-----|------| | 0 | 0 | L | L | Hi-Z | | 0 | 1 | L | Н | Н | | 1 | 0 | Н | L | L | | 1 | 1 | L | L | Hi-Z | #### 8.3.1.1.2 3x PWM Mode In 3x PWM mode, the INHx pin controls each half-bridge and supports two output states: low or high. The INLx pin is used to put the half bridge in the Hi-Z state. If the Hi-Z state is not required, tie all INLx pins to logic high. The corresponding INHx and INLx signals control the output state as listed in Table 8-3. | | DIC O O. OX | · · · · · · · · · · · · · · · · · · · | c matin iak | ,,, | |------|-------------|---------------------------------------|-------------|------| | INLx | INHx | GLx | GHx | SHx | | 0 | Х | L | L | Hi-Z | | 1 | 0 | Н | L | L | | 1 | 1 | L | Н | Н | Table 8-3. 3x PWM Mode Truth Table #### 8.3.1.2 Device Hardware Interface The DRV8328 utilize a hardware interface to configure different device settings. These hardware configurable inputs are DT and VDSLVL. General fault information is reported on the nFAULT pin. - The DT pin configures the gate drive dead time. The dead time can adjusted by changing the resistor value from the DT pin to GND. - The VDSLVL pin configures the voltage threshold of the V<sub>DS</sub> overcurrent monitors. The voltage applied to the VDSLVL pin is directly used as reference for the VDS comparator For more information on the hardware interface, see Section 8.3.3. Figure 8-2. Hardware Interface #### 8.3.1.3 Gate Drive Architecture The gate driver device use a complimentary, push-pull topology for both the high-side and low-side drivers. This topology allows for both a strong pullup and pulldown of the external MOSFET gates. The low side gate drivers are supplied directly from the GVDD regulator supply. The operating mode of GVDD depends on the voltage of PVDD, when the PVDD >18V, the GVDD voltage is generated by an LDO, whereas PVDD < 18V, the GVDD voltage is generated by a charge pump. For the high-side gate drivers a bootstrap diode and capacitor are used to generate the floating high-side gate voltage supply. The bootstrap diode is integrated and an external bootstrap capacitor is used between BSTx and SHx pins. To support 100% duty cycle control, a trickle charge pump is integrated into the device. The trickle charge pump is connected to the BSTx node to prevent voltage drop due to the leakage currents of the driver and external MOSFET. The high-side gate driver has a semi-active pulldown and low side gate has passive pulldown to help prevent the external MOSFET from turning ON during sleep state or when the power supply is disconnected. Figure 8-3. Gate Driver Block Diagram #### 8.3.1.3.1 Propagation Delay The propagation delay time $(t_{pd})$ is measured as the time between an input logic edge to a detected output change. This time has two parts consisting of the digital propagation delay, and the delay through the analog gate drivers. To support multiple control modes and dead time insertion, a small digital delay is added as the input command propagates through the device. Lastly, the analog gate drivers have a small delay that contributes to the overall propagation delay of the device. #### 8.3.1.3.2 Deadtime and Cross-Conduction Prevention In the DRV8328, high- and low-side inputs operate independently, with an exception to prevent cross conduction when the high and low side of the same half-bridge are turned ON at same time. The device turns OFF high- and low-side output to prevent shoot through when high- and low-side inputs are logic high at same time. The DRV8328 also provides dead time insertion to prevent both external MOSFETs of each half-bridge from switching on at the same time. In devices with a DT pin, deadtime can be linearly adjusted between 100 ns and 2000 ns by connecting s resistor between DT and ground. When the DT pin is left floating or connected to GND, a fixed deadtime of 55 ns (typical value) is inserted. The value of the resistor can be calculated using following equation. $$R_{DT}(k\Omega) = \frac{Deadtime\ (ns)}{5} - 10\ k\Omega \tag{1}$$ Figure 8-4. Cross Conduction Prevention and Deadtime Insertion ## 8.3.2 AVDD Linear Voltage Regulator A 3.3-V, 80-mA linear regulator is available for use by external circuitry. The output of the LDO is fixed to 3.3-V. This regulator can provide the supply voltage for a low-power MCU or other circuitry with low supply current needs. The output of the AVDD regulator should be bypassed near the AVDD pin with a X5R or X7R, 1- $\mu$ F, 6.3-V ceramic capacitor routed back to the AGND pin. Figure 8-5. AVDD Linear Regulator Block Diagram The power dissipated in the device by the AVDD linear regulator can be calculated as follows: $P = (V_{PVDD} - V_{AVDD}) \times I_{AVDD}$ For example, at a $V_{PVDD}$ of 24 V, drawing 20 mA out of AVDD results in a power dissipation as shown in Equation 2. $$P = (24 \text{ V} - 3.3 \text{ V}) \times 20 \text{ mA} = 414 \text{ mW}$$ (2) ## 8.3.3 Pin Diagrams Figure 8-6 shows the input structure for the logic level pins, INHx and INLx. The input can be driven with a voltage or external resistor. Figure 8-6. Logic-Level Input Pin Structure Figure 8-7 shows the structure of the open-drain output pin, nFAULT. The open-drain output requires an external pullup resistor to function correctly. Figure 8-7. Open-Drain Output Pin Structure ## 8.3.4 Gate Driver Shutdown Sequence (DRVOFF) When DRVOFF is driven high, the gate driver goes into shutdown, overriding signals on inputs pins INHx and INLx. DRVOFF bypasses the digital control logic inside the device, and is connected directly to the gate driver output (see Figure 8-8). This pin provides a mechanism for externally monitored faults to disable the gate driver by directly bypassing an external controller or the internal control logic. When the DRV8328 detects that the DRVOFF pin is driven high, it disables the gate driver and puts it into pulldown mode (see Figure 8-9). The gate driver shutdown sequence proceeds as shown in Figure 8-9. When the gate driver initiates the shutdown sequence, the active driver pulldown is applied at I<sub>SINK</sub> current for the t<sub>SD\_SINK\_DIG</sub> time, after which the gate driver moves to passive pulldown mode. Figure 8-8. DRV8328 DRVOFF Gate Driver Output State Figure 8-9. Gate Driver Shutdown Sequence #### 8.3.5 Gate Driver Protective Circuits The DRV8328 are protected against PVDD undervoltage and overvoltage, AVDD power-on reset, bootstrap undervoltage, GVDD undervoltage, MOSFET $V_{DS}$ and $V_{SENSE}$ overcurrent events. | | Table 6-4. Fault Action and Response | | | | | | | | |-----------------------------------|----------------------------------------------------------------------------|-----------------------------------|--------|-------------------------|----------|---------------------------------------------------------|--|--| | FAULT | CONDITION | CONFIGURATION | REPORT | GATE DRIVER | LOGIC | RECOVERY | | | | PVDD<br>undervoltage<br>(PVDD_UV) | V <sub>PVDD</sub> < V <sub>PVDD_UV</sub> | - | nFAULT | Disabled <sup>1</sup> | Disabled | Automatic:<br>V <sub>PVDD</sub> > V <sub>PVDD_UV</sub> | | | | AVDD POR<br>(AVDD_POR) | V <sub>AVDD</sub> < V <sub>AVDD_POR</sub> | - | nFAULT | Disabled <sup>1</sup> | Disabled | Automatic:<br>V <sub>AVDD</sub> > V <sub>AVDD_POR</sub> | | | | GVDD<br>undervoltage<br>(GVDD_UV) | V <sub>GVDD</sub> < V <sub>GVDD_UV</sub> | - | nFAULT | Pulled Low <sup>2</sup> | Active | Latched:<br>nSLEEP Reset Pulse | | | | BSTx<br>undervoltage<br>(BST_UV) | V <sub>BSTx</sub> - V <sub>SHx</sub> < V <sub>BST_UV</sub> and INHx = High | - | nFAULT | Pulled Low <sup>2</sup> | Active | Latched:<br>nSLEEP Reset Pulse | | | | V <sub>DS</sub> overcurrent | V 5V | 0.1V < V <sub>VDSLVL</sub> < 2.5V | nFAULT | Pulled Low <sup>2</sup> | Active | Latched:<br>nSLEEP Reset Pulse | | | | (VDS_OCP) | V <sub>DS</sub> > V <sub>DS_LVL</sub> | VDSLVL pin 100kΩ tied to GVDD | None | Active | Active | No action | | | | V <sub>SENSE</sub> overcurrent | V > V | - | nFAULT | Pulled Low <sup>2</sup> | Active | Latched:<br>nSLEEP Reset Pulse | | | | (SEN_OCP) | V <sub>SP</sub> > V <sub>SENSE_LVL</sub> | VDSLVL pin 100kΩ tied to GVDD | None | Active | Active | No action | | | | Thermal<br>shutdown<br>(OTSD) | T <sub>J</sub> > T <sub>OTSD</sub> | - | nFAULT | Pulled Low <sup>2</sup> | Active | Latched:<br>nSLEEP Reset Pulse | | | Table 8-4. Fault Action and Response - 1. Disabled: Passive pull down for GLx and semiactive pull down for GHx - 2. Pulled Low: GHx and GLx are actively pulled low by the gate driver ## 8.3.5.1 PVDD Supply Undervoltage Lockout (PVDD\_UV) If at any time the power supply voltage on the PVDD pin falls below the $V_{PVDD\_UV}$ threshold for longer than the $t_{PVDD\_UV\_DG}$ time, the device detects a PVDD undervoltage event. After detecting the undervoltage condition, the gate driver is disabled, the charge pump is disabled, the internal digital logic is disabled, and the nFAULT pin is driven low. Normal operation starts again (the gate driver becomes operable and the nFAULT pin is released) when the PVDD pin rises above $V_{PVDD\_UV}$ . #### 8.3.5.2 AVDD Power on Reset (AVDD POR) If at any time the supply voltage on the AVDD pin falls below the $V_{AVDD\_POR}$ threshold for longer than the $t_{AVDD\_POR\_DG}$ time, the device enters an inactive state, disabling the gate driver, the charge pump, and the internal digital logic, and nFAULT is driven low. Normal operation (digital logic operational) requires nSLEEP to be asserted high and AVDD to exceed $V_{AVDD\_POR}$ level. #### 8.3.5.3 GVDD Undervoltage Lockout (GVDD UV) If at any time the voltage on the GVDD pin falls lower than the $V_{GVDD\_UV}$ threshold voltage for longer than the $t_{GVDD\_UV\_DG}$ time, the device detects a GVDD undervoltage event. After detecting the GVDD\_UV undervoltage event, all of the gate driver outputs are driven low to disable the external MOSFETs, the charge pump is disabled and nFAULT pin is driven low. After the GVDD\_UV condition is cleared, the fault state remains latched and can be cleared through an nSLEEP pin reset pulse ( $t_{RST}$ ) #### **Note** After the GVDD\_UV fault is cleared through an nSLEEP pin reset pulse, the nFAULT pin is held low until the GVDD capacitor is refreshed by the charge pump. After the GVDD capacitor is charged, the nFAULT pin is automatically released. The duration that the nFAULT pin is low after the fault is cleared will not exceed t<sub>WAKE</sub> time. ## 8.3.5.4 BST Undervoltage Lockout (BST\_UV) If at any time the voltage across BSTx and SHx pins falls lower than the $V_{BST\_UV}$ threshold voltage for longer than the $t_{BST\_UV\_DG}$ time, the device detects a BST undervoltage event. Afer detecting the BST\_UV event, all of the gate driver outputs are driven low to disable the external MOSFETs, and nFAULT pin is driven low. After the BST\_UV condition is cleared, the fault state remains latched and can be cleared through an nSLEEP pin reset pulse ( $t_{RST}$ ). ## 8.3.5.5 MOSFET V<sub>DS</sub> Overcurrent Protection (VDS\_OCP) The device has adjustable $V_{DS}$ voltage monitors to detect overcurrent or short-circuit conditions on the external power MOSFETs. A MOSFET overcurrent event is sensed by monitoring the $V_{DS}$ voltage drop across the external MOSFET $R_{DS(on)}$ . The high-side VDS monitors measure between the PVDD and SHx pins and the low-side VDS monitors measure between the SHx and LSS pins. If the voltage across external MOSFET exceeds the $V_{DS\_LVL}$ threshold for longer than the $t_{DS\_DG}$ deglitch time, a VDS\_OCP event is recognized. Afer detecting the VDS overcurrent event, all of the gate driver outputs are driven low to disable the external MOSFETs and nFAULT pin is driven low. The VDS threshold can be set between 0.1 V to 2.5 V by applying a voltage on the VDSLVL pin. VDS OCP can be disabled by connecting VDSLVL to GVDD through a 100 k $\Omega$ resistor. After the VDS\_OCP condition is cleared, the fault state remains latched and can be cleared through the nSLEEP pin reset pulse ( $t_{RST}$ ). Figure 8-10. DRV8328 V<sub>DS</sub> Monitors #### 8.3.5.6 V<sub>SENSE</sub> Overcurrent Protection (SEN OCP) Overcurrent is also monitored by sensing the voltage drop across the external current sense resistor between the LSS and GND pins. If at any time the voltage on the LSS input exceeds the $V_{\text{SEN\_OCP}}$ threshold for longer than the $t_{\text{DS\_DEG}}$ deglitch time, a SEN\_OCP event is recognized. Afer detecting the SEN\_OCP overcurrent event, all of the gate driver outputs are driven low to disable the external MOSFETs and the nFAULT pin is driven low. The $V_{\text{SENSE}}$ threshold is fixed at 0.5 V and deglitch time is fixed to 3 $\mu$ s. After the SEN\_OCP condition is cleared, the fault state remains latched and can be cleared through an nSLEEP pin reset pulse ( $t_{\text{RST}}$ ). SEN\_OCP can be disabled by connecting VDSLVL to GVDD through a 100 k $\Omega$ resistor. ## 8.3.5.7 Thermal Shutdown (OTSD) If the die temperature exceeds the trip point of the thermal shutdown limit ( $T_{OTSD}$ ), an OTSD event is recognized. After detecting the OTSD overtemperature event, all of the gate driver outputs are driven low to disable the external MOSFETs, charge pump is disabled and nFAULT pin is driven low. After OTSD condition is cleared, the fault state remains latched and can be cleared through an nSLEEP pin reset pulse ( $t_{RST}$ ) #### 8.4 Device Functional Modes #### 8.4.1 Gate Driver Functional Modes #### 8.4.1.1 Sleep Mode The nSLEEP pin manages the state of the DRV8328. When the nSLEEP pin is low, the device goes to a low-power sleep mode. In sleep mode, all gate drivers are disabled, all external MOSFETs are disabled, the GVDD regulator is disabled and the AVDD regulator is disabled. The $t_{SLEEP}$ time must elapse after a falling edge on the nSLEEP pin before the device goes to sleep mode. The device comes out of sleep mode automatically if the nSLEEP pin is pulled high. The $t_{WAKF}$ time must elapse before the device is ready for inputs. #### Note During power up and power down of the device through the nSLEEP pin, the nFAULT pin is held low as the internal regulators are not active. After the regulators have been active, the nFAULT pin is automatically released. The duration that the nFAULT pin is low does not exceed the t<sub>SLEEP</sub> or t<sub>WAKE</sub> time. ## 8.4.1.2 Operating Mode When the nSLEEP pin is high and the $V_{PVDD}$ voltage is greater than the $V_{PVDD\_UV}$ voltage, the device goes to operating mode. The $t_{WAKE}$ time must elapse before the device is ready for inputs. In this mode the GVDD regulator and AVDD regulator are active. ## 8.4.1.3 Fault Reset (nSLEEP Reset Pulse) In the case of device latched faults, the DRV8328 goes into a partial shutdown state to help protect the external power MOSFETs and system. When the fault condition clears, the device can be re-enabled by issuing a reset pulse to the nSLEEP pin. The nSLEEP reset pulse ( $t_{RST}$ ) consists of a high-to-low-to-high transition on the nSLEEP pin. The reset pulse has no effect on any of the regulators, device settings, or other functional blocks as long as the low period of the sequence falls within the $t_{RST}$ time window. If the pulse is longer than the $t_{RST}$ time window, the device will start a complete shutdown sequence. #### Note If the user wants to put the device into sleep state after latched fault event, the inputs INHx and INLx needs to be pulled low prior to driving the nSLEEP pin. If the inputs INHx and INLx are not driven low, then the fault is reset after nSLEEP is driven low for the $t_{RST}$ time and there can be pulses on gate driver outputs GHx and GLx prior to device entering sleep. The duration of pulses on GHx and GLx can be of duration $t_{SLEEP}$ if INHx and INLx are not pulled low. # 9 Application and Implementation ## Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The DRV8328 family of devices is primarily used in applications for three-phase brushless DC motor control. The design procedures in the *Section 9.2* section highlight how to use and configure the DRV8328 family of devices. ## 9.2 Typical Application ## 9.2.1 Three Phase Brushless-DC Motor Control In this application, the DRV8328 is used to drive a three-phase Brushless-DC motor. Figure 9-1. DRV8328 Application Diagram The DRV8328 is designed to implement one external CSA. If three external CSAs are used, please see Implementing 3 External CSAs using DRV8328. ## 9.2.1.1 Detailed Design Procedure Section 9.2.1.1 lists the example input parameters for the system design. Table 9-1. Design parameters | DESIGN PARAMETERS | REFERENCE | EXAMPLE VALUE | |-------------------------------|-------------------|---------------| | Supply voltage | V <sub>PVDD</sub> | 24 V | | Motor peak current | I <sub>PEAK</sub> | 20 A | | PWM Frequency | f <sub>PWM</sub> | 20 kHz | | MOSFET VDS Slew Rate | SR | 120 V/us | | MOSFET input gate capacitance | $Q_{G}$ | 108 nC | | MOSFET input gate capacitance | $Q_GD$ | 14 nC | | Dead time | t <sub>dead</sub> | 200 ns | | Overcurrent protection | I <sub>OCP</sub> | 30 A | #### 9.2.1.1.1 Motor Voltage Brushless-DC motors are typically rated for a certain voltage (for example 18-V, 24-V or 36-V). The DRV8328 allows for a range of possible operating voltages from 4.5-V to 60-V. #### 9.2.1.1.2 Bootstrap Capacitor and GVDD Capacitor Selection The bootstrap capacitor must be sized to maintain the bootstrap voltage above the undervoltage lockout for normal operation. Equation 3 calculates the maximum allowable voltage drop across the bootstrap capacitor: $$\Delta V_{BSTX} = V_{GVDD} - V_{BOOTD} - V_{BSTUV} \tag{3}$$ $$=12 V - 0.85 V - 4.45 V = 6.7 V$$ #### where - V<sub>GVDD</sub> is the supply voltage of the gate drive - V<sub>BOOTD</sub> is the forward voltage drop of the bootstrap diode - V<sub>BSTUV</sub> is the threshold of the bootstrap undervoltage lockout In this example the allowed voltage drop across bootstrap capacitor is 6.7 V. It is generally recommended that ripple voltage on both the bootstrap capacitor and GVDD capacitor should be minimized as much as possible. Many of commercial, industrial, and automotive applications use ripple value between 0.5 V to 1 V. The total charge needed per switching cycle can be estimated with Equation 4: $$Q_{TOT} = Q_G + \frac{IL_{BS\_TRAN}}{f_{SW}} \tag{4}$$ $=54 \text{ nC} + 115 \mu\text{A}/20 \text{ kHz} = 54 \text{ nC} + 5.8 \text{ nC} = 59.8 \text{nC}$ #### where - Q<sub>G</sub> is the total MOSFET gate charge - I<sub>LBS TRAN</sub> is the bootstrap pin leakage current - f<sub>SW</sub> is the is the PWM frequency The minimum bootstrap capacitor can then be estimated as below assuming 1V of $\Delta V_{BSTX}$ : $$C_{BST\_MIN} = \frac{Q_{TOT}}{\Delta V_{BSTX}} \tag{5}$$ #### = 59.8 nC / 1 V = 59.8 nF The calculated value of minimum bootstrap capacitor is 59.8 nF. It should be noted that, this value of capacitance is needed at full bias voltage. In practice, the value of the bootstrap capacitor must be greater than calculated value to allow for situations where the power stage may skip pulse due to various transient conditions. It is recommended to use a 100 nF bootstrap capacitor in this example. It is also recommenced to include enough margin and place the bootstrap capacitor as close to the BSTx and SHx pins as possible. $$C_{GVDD} \ge 10 \times C_{BSTX}$$ (6) $= 10*100 \text{ nF} = 1 \mu\text{F}$ For this example application, choose a $1-\mu F$ $C_{GVDD}$ capacitor. Choose a capacitor with a voltage rating at least twice the maximum voltage that it will be exposed to because most ceramic capacitors lose significant capacitance when biased. This value also improves the long-term reliability of the system. #### Note For higher power system requiring 100% duty cycle support for longer duration it is recommended to use $C_{BSTx}$ of $\geq 1 \mu F$ and $C_{GVDD}$ of $\geq 10 \mu F$ . #### 9.2.1.1.3 Gate Drive Current Selecting an appropriate gate drive current is essential when turning on or off power MOSFETs gates to switch motor current. The amount of gate drive current and input capacitance of the MOSFETs determines the drain-to-source voltage slew rate ( $V_{DS}$ ). Gate drive current can be sourced from GVDD into the MOSFET gate ( $I_{SOURCE}$ ) or sunk from the MOSFET gate into SHx or LSS ( $I_{SINK}$ ). Using too high of a gate drive current can turn on MOSFETs too quickly which may cause excessive ringing, dV/dt coupling, or cross-conduction from switching large amounts of current. If parasitic inductances and capacitances exist in the system, voltage spiking or ringing may occur which can damage the MOSFETs or DRV8328 device. Figure 9-2. Effects of high gate drive current On the other hand, using too low of a gate drive current causes long $V_{DS}$ slew rates. Turning on the MOSFETs too slowly may heat up the MOSFETs due to $R_{DS,on}$ switching losses. The relationship between gate drive current $I_{GATE}$ , MOSFET gate-to-drain charge $Q_{GD}$ , and $V_{DS}$ slew rate switching time $t_{rise,fall}$ are described by the following equations: $$SR_{DS} = \frac{V_{DS}}{t_{rise, fall}} \tag{7}$$ $$I_{GATE} = \frac{Q_{gd}}{t_{rise,fall}} \tag{8}$$ It is recommend to evaluate at lower gate drive currents and increase gate drive current settings to avoid damage from unintended operation during initial evaluation. #### 9.2.1.1.4 Gate Resistor Selection The slew rate of the SHx connection will be dependent on the rate at which the gate of the external MOSFETs is controlled. The pull-up/pull-down strength of the DRV8328 is fixed internally, hence the slew rate of gate voltage can be controlled with an external series gate resistor. In some applications, the gate charge of the MOSFET, which is the load on gate driver device, is significantly larger than the gate driver peak output current capability. In such applications, external gate resistors can limit the peak output current of the gate driver. External gate resistors are also used to dampen ringing and noise. The specific parameters of the MOSFET, system voltage, and board parasitics will all affect the final SHx slew rate, so generally selecting an optimal value or configuration of external gate resistor is an iterative process. To lower the gate drive current, a series resistor $R_{\text{GATE}}$ can be placed on the gate drive outputs to control the current for the source and sink current paths. A single gate resistor will have the same gate path for source and sink gate current, so larger $R_{\text{GATE}}$ values will yield similar SHx slew rates. Note that gate drive current varies by PVDD voltage, junction temperature, and process variation of the device. Gate resistor values can be estimated with +/-30% accuracy using the Gate Resistor Calculator. Figure 9-3. Gate driver outputs with series resistors Typically, it is recommended to have the sink current be twice the source current to implement a strong pulldown from gate to the source to ensure the MOSFET stays off while the opposite FET is switching. This can be implemented discretely by providing a separate path through a resistor for the source and sink currents by placing a diode and sink resistor ( $R_{SINK}$ ) in parallel to the source resistor ( $R_{SOURCE}$ ). Using the same value of source and sink resistors results in half the equivalent resistance for the sink path. This yields twice the gate drive sink current compared to the source current, and SHx will slew twice as fast when turning off the MOSFET. Figure 9-4. Gate driver outputs with separate source and sink current paths #### 9.2.1.1.5 System Considerations in High Power Designs Higher power system designs can require design and application considerations that are not regarded in lower power system designs. It is important to combat the volatile nature of higher power systems by implementing troubleshooting guidelines, external components and circuits, driver product features, or layout techniques. For more information, please visit the <a href="System Design Considerations">System Design Considerations</a> for High-Power Motor Driver Applications application note. #### 9.2.1.1.5.1 Capacitor Voltage Ratings Use capacitors with voltage ratings that are 2x the supply voltage (PVDD, GVDD, AVDD, etc). Capacitors can experience up to half the rated capacitance due to poor DC voltage rating performance. For example, since the bootstrap voltage is around 12 to 13-V with respect to SHx (BSTx-SHx) then the BSTx-SHx capacitor should be rated for 25-V or greater. #### 9.2.1.1.5.2 External Power Stage Components External components in the power stage are not required by design but are helpful in suppressing transients, managing inductor coil energy, mitigating supply pumping, dampening phase ringing, or providing strong gate-to-source pulldown paths. These components are used for system tuning and debuggability so the BLDC motor system is robust while avoiding damage to the DRV8328 device or external MOSFETs. Figure 9-5 shows examples of power stage components that can be optimally placed in the design. Figure 9-5. Optional external power stage components Some examples of issues and external components that can resolve those issues are found in Table 9-2: Table 9-2. Common issues and resolutions for power stage debugging | Issue | Resolution | Component(s) | |---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Gate drive current required is too large, resulting in very fast MOSFET V <sub>DS</sub> slew rate | Series resistors required for gate drive current adjustability | 0-100 $\Omega$ series resistors (RGATE/RSOURCE) at gate driver outputs (GHx/GLx), optional sink resistor (RSINK) and diode in parallel with gate resistor for adjustable sink current | | Ringing at phase's switch node (SHx) resulting in high EMI emissions | RC snubbers placed in parallel to each HS/LS MOSFET to dampen oscillations | Resistor (RSNUB) and Capacitor (CSNUB) placed parallel to the MOSFET, calculate RC values based on ringing frequency using Proper RC Snubber Design for Motor Drivers | | Table 9-2. Common issues and resolutions fo | r power stage debugging ( | continued) | |---------------------------------------------|---------------------------|------------| | | | | | Issue | Resolution | Component(s) | |-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Negative transients at low-side source (LSS) below minimum specification | HS drain to LS source capacitor to suppress negative bouncing | 0.01uF-1uF, VM-rated capacitor from<br>PVDD-LSS (CHSD_LSS) placed near LS<br>MOSFET's source | | Negative transient at low-side gate (GLx) below minimum specification | Gate-to-ground Zener diode to clamp negative voltage | GVDD voltage rated Zener diode (DGS) with anode connected to GND and cathode connected to GLx | | Extra protection required to ensure MOSFET is turned off if gate drive signals are Hi-Z | External gate-to-source pulldown resistors (after series gate resistors) | 10 kΩ to 100 kΩ resistor (RPD) connected from gate to source for each MOSFET | #### 9.2.1.1.5.3 Parallel MOSFET Configuration If higher MOSFET continuous drain current ratings are required for the motor, parallel MOSFETs can be used for higher current capability. However, this requires special schematic and layout design requirements to switch both MOSFETs simultaneously because one MOSFET may turn on faster than the other due to process variation. It is recommended to place the MOSFETs close together with a common gate signal that splits as close as possible to the MOSFETs gates. If gate resistance is required, calculate the equivalent resistance required for the equivalently rated MOSFET, and place the gate resistors as close as possible to the MOSFET's gate input to dampen any coupling into the gate driver. For more information, please visit the Driving Parallel MOSFETs application brief. #### 9.2.1.1.6 Dead Time Resistor Selection Dead time insertion is available in the DRV8328 via a resistor ( $R_{DT}$ ) from the DT pin to ground as shown in Figure 9-6. The ranges of dead time in the DRV8328 is 100 ns to 2000 ns when $R_{DT}$ is tied to GND from the DT pin. A linear interpolation of the resistance value is used to set the appropriate dead time. Figure 9-6. Dead time resistor Dead time (in nanoseconds) can be calculated from the dead time resistor calculation in Equation 1. Dead time can also be implemented from the PWM inputs generated by an MCU. If dead time is inserted at the PWM inputs and the DRV8328, then the driver output PWM dead time is the larger of the two dead times. For instance, if 200 ns dead time is inserted at the MCU inputs and 50 ns dead time is inserted in the DRV8328 via the DT pin, then the output driver PWM dead time will be 200 ns. #### 9.2.1.1.7 VDSLVL Selection VDSLVL is an analog voltage used to directly set the VDS overcurrent threshold for overcurrent protection. It can be sourced directly from an analog voltage source (such as a digital-to-analog converter) or divided down from a voltage rail (such as a resistor divider from AVDD) as shown in Figure 9-7. Figure 9-7. Resistor divider to set VDSLVL from a voltage rail Equation 9 and Equation 10 can be used to set the required VDSLVL voltage using a resistor divider from a voltage source to establish an overcurrent limit given the R<sub>DS.on</sub> of the MOSFETs used: $$V_{VDSLVL} = I_{OC} \times R_{ds(on)} \tag{9}$$ $$\frac{R_1}{R_2} = \frac{V_{in}}{V_{VDSLVL}} - 1 \tag{10}$$ #### where: - V<sub>VDSLVL</sub> = VDSLVL voltage - I<sub>OCP</sub> = VDS overcurrent limit - R<sub>DS.on</sub> = MOSFET on-resistance - V<sub>IN</sub> = voltage source for VDSLVL voltage divider - R1/R2 = resistor ratio for setting VDSLVL For example, if a resistor divider from AVDD is used to set an overcurrent trip threshold of 30-A and the MOSFET $R_{DS(ON)} = 10 m\Omega$ , then VDSLVL = 0.3V. In some applications, there will be a difference between battery voltage (VBAT) to directly drive motor power and PVDD voltage to power the DRV8328. Because high-side VDS monitoring is referenced from PVDD-SHx, VDSLVL needs to be selected appropriately to accommodate for the difference in VBAT and PVDD. Equation 11 helps select an appropriate VDSLVL if there is a difference between PVDD and VDSLVL: $$VDSLVL = (VBAT - PVDD) + I_{OC} * R_{DS(ON)}$$ (11) For instance, if VBAT = 24.0 V, PVDD = 23.3 V, Rdson = 10-m $\Omega$ , and I\_OC = 30-A, then VDSLVL should equal 1.0V to detect a 30-A overcurrent event across the high-side FET and a 100-A overcurrent event across the low-side FET. ## 9.2.1.1.8 AVDD Power Losses An integrated LDO in the DRV8328C and DRV8328D can supply 3.3-V (up to 80-mA) as power rails for external ICs or supply the pullup voltages for resistors and switches. The power loss from AVDD with respect to PVDD, AVDD voltage, and AVDD current is $P_{AVDD} = (V_{PVDD} - V_{AVDD}) \times I_{AVDD}$ . Higher power losses occur due larger dropout from PVDD to 3.3 V or increased AVDD load current. #### 9.2.1.1.9 Power Dissipation and Junction Temperature Losses To calculate the junction temperature of the DRV8328 from power losses, use Equation 12. Note that the thermal resistance $\theta_{JA}$ depends on PCB configurations such as the ambient temperature, numbers of PCB layers, copper thickness on top and bottom layers, and the PCB area. $$T_{J}[^{\circ}C] = P_{loss}[W] \times \theta_{JA}\left[^{\circ}C\right] + T_{A}\left[^{\circ}C\right]$$ (12) The table below shows summary of equations for calculating each loss in the DRV8328. Table 9-3. DRV8328 Power Losses | Loss type | Equation | | |----------------------------|------------------------------------------------------------------------------------------------------|--| | Standby power | $P_{\text{standby}} = V_{\text{PVDD}} \times I_{\text{PVDDS}}$ | | | GVDD CP mode (PVDD < 18V) | P <sub>LDO</sub> = 2 x V <sub>PVDD</sub> x I <sub>GVDD</sub> - V <sub>GVDD</sub> x I <sub>GVDD</sub> | | | GVDD LDO mode (PVDD > 18V) | P <sub>LDO</sub> = (V <sub>PVDD</sub> - V <sub>GVDD</sub> ) x I <sub>GVDD</sub> | | | AVDD LDO | P <sub>LDO</sub> = (V <sub>PVDD</sub> - V <sub>AVDD</sub> ) x I <sub>AVDD</sub> | | # 9.2.2 Application Curves Figure 9-8. Device Powerup with PVDD Figure 9-9. Device Powerup with nSLEEP Figure 9-10. GVDD voltage threshold (PVDD = 4.5 V) Figure 9-11. GVDD voltage threshold (PVDD = 20V) Figure 9-12. AVDD powerup Figure 9-13. DRVOFF operation Figure 9-14. Driver operation at 100% duty cycle Figure 9-15. Driver PWM operation, 20 kHz, 50% duty cycle, zoomed Figure 9-16. Driver dead time of 100 ns (DT = 10 k $\Omega$ to GND) Figure 9-17. Driver dead time of 2000 ns (DT = 390 k $\Omega$ to GND) Figure 9-18. Current sense amplifier operation (GAIN = 40 V/V) ### 10 Power Supply Recommendations The DRV8328 family of devices is designed to operate from an input voltage supply (PVDD) range from 4.5 V to 60 V. A 10-µF and 0.1-µF ceramic capacitor rated for PVDD must be placed as close to the device as possible. In addition, a bulk capacitor must be included on the PVDD pin but can be shared with the bulk bypass capacitance for the external power MOSFETs. Additional bulk capacitance is required to bypass the external half-bridge MOSFETs and should be sized according to the application requirements. ### 10.1 Bulk Capacitance Sizing Having appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size. The amount of local capacitance depends on a variety of factors including: - The highest current required by the motor system - · The power supply's type, capacitance, and ability to source current - The amount of parasitic inductance between the power supply and motor system - · The acceptable supply voltage ripple - Type of motor (brushed DC, brushless DC, stepper) - The motor startup and braking methods The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied. The data sheet provides a recommended minimum value, but system level testing is required to determine the appropriate sized bulk capacitor. Figure 10-1. Motor Drive Supply Parasitics Example ### 11 Layout ### 11.1 Layout Guidelines Bypass the PVDD pin to the PGND pin using a low-ESR ceramic bypass capacitor with a recommended value of 0.1 $\mu$ F. Place this capacitor as close to the PVDD pin as possible with a thick trace or ground plane connected to the PGND pin. Additionally, bypass the PVDD pin using a bulk capacitor rated for PVDD. This component can be electrolytic. This capacitance must be at least 10 $\mu$ F. Additional bulk capacitance is required to bypass the high current path on the external MOSFETs. This bulk capacitance should be placed such that it minimizes the length of any high current paths through the external MOSFETs. The connecting metal traces should be as wide as possible, with numerous vias connecting PCB layers. These practices minimize inductance and let the bulk capacitor deliver high current. Place a low-ESR ceramic capacitor between the CPL and CPH pins. This capacitor should be 470 nF, rated for PVDD, and be of type X5R or X7R. The bootstrap capacitors (BSTx-SHx) should be placed closely to device pins to minimize loop inductance for the gate drive paths. The dead time resistor (R<sub>DT</sub>) should be placed as close as possible to the DT pin. Bypass the AVDD pin to the AGND pin with a $1-\mu F$ low-ESR ceramic capacitor rated for 6.3 V and of type X5R or X7R. Place this capacitor as close to the pin as possible and minimize the path from the capacitor to the AGND pin. Minimize the loop length for the high-side and low-side gate drivers. The high-side loop is from the GHx pin of the device to the high-side power MOSFET gate, then follows the high-side MOSFET source back to the SHx pin. The low-side loop is from the GLx pin of the device to the low-side power MOSFET gate, then follows the low-side MOSFET source back to the PGND pin. When designing higher power systems, physics in the PCB layout can cause parasitic inductances, capacitances, and impedances that deter the performance of the system as shown in Figure 11-1. Understanding the parasitics that are present in a higher power motor drive system can help designers mitigate their effects through good PCB layout. For more information, please visit the <a href="System Design Considerations for High-Power Motor Driver Applications">System Design Considerations for High-Power Motor Driver Applications</a> and <a href="Best Practices for Board Layout of Motor Drivers">Best Practices for Board Layout of Motor Drivers</a> application notes. Figure 11-1. Parasitics in the PCB of a BLDC motor driver powerstage Gate drive traces (BSTx, GHx, SHx, GLx, LSS) should be at least 15-20mil wide and as short as possible to the MOSFET gates to minimize parasitic inductances and impedances. This helps supply large gate drive currents, turn MOSFETs on efficiently, and improves VGS and VDS monitoring. If a shunt resistor is used to monitor the low-side current from LSS to GND, ensure the shunt resistor selected is wide to minimize inductance introduced at the low-side source LSS. TI recommends connecting all non-power stage circuitry (including the thermal pad) to GND to reduce parasitic effects and improve power dissipation from the device. Ensure grounds are connected through net-ties or wide resistors to reduce voltage offsets and maintain gate driver performance. The device thermal pad should be soldered to the PCB top-layer ground plane. Multiple vias should be used to connect to a large bottom-layer ground plane. The use of large metal planes and multiple vias helps dissipate the heat that is generated in the device. To improve thermal performance, maximize the ground area that is connected to the thermal pad ground across all possible layers of the PCB. Using thick copper pours can lower the junction-to-air thermal resistance and improve thermal dissipation from the die surface. ## 11.2 Layout Example ## DRV8328 Layout Figure 11-2. Layout of DRV8328 device ### **Power Stage Layout** Figure 11-3. Layout of inverter power stage ### 11.3 Thermal Considerations The DRV8328 has thermal shutdown (TSD) to protect against overtemperature. A die temperature in excess of 150°C (minimally) disables the device until the temperature drops to a safe level. Any tendency of the device to enter thermal shutdown is an indication of excessive power dissipation, insufficient heatsinking, or too high an ambient temperature. ### 11.3.1 Power Dissipation The DRV8328 integrates a variety of circuits that contribute to total power losses. These power losses include standby power losses, GVDD power losses, and AVDD power losses. At start-up and fault conditions, this current is much higher than normal running current; remember to take these peak currents and their duration into consideration. The maximum amount of power that the device can dissipate depends on ambient temperature and heatsinking. ## 12 Device and Documentation Support ### 12.1 Device Support ### 12.1.1 Device Nomenclature The following figure shows a legend for interpreting the complete device name: ### 12.2 Documentation Support #### 12.2.1 Related Documentation - Refer to the application note Power Delivery in Cordless Power Tools Using DRV8329 - Refer to the application note System Design Considerations for High-Power Motor Driver Applications - Refer to the E2E FAQ How to Conduct a BLDC Schematic Review and Debug - Refer to the application note Best Practices for Board Layout of Motor Drivers - Refer to the application note QFN and SON PCB Attachment - Refer to the application note Cut-Off Switch in High-Current Motor-Drive Applications - Refer to the application note Hardware design considerations for an efficient vacuum cleaner using a BLDC motor - Refer to the application note Hardware Design Considerations for an Electric Bicycle Using a BLDC Motor - Refer to the application note Sensored 3-Phase BLDC Motor Control Using MSP430 #### 12.3 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now. ### 12.4 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 12.5 Community Resources ### 12.6 Trademarks All trademarks are the property of their respective owners. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## REE0036A ## **PACKAGE OUTLINE** ### WQFN - 0.8 mm max height PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. ## **EXAMPLE BOARD LAYOUT** ## REE0036A ## WQFN - 0.8 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) <sup>4.</sup> This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). ## **EXAMPLE STENCIL DESIGN** ## REE0036A WQFN - 0.8 mm max height NOTES: (continued) <sup>5.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type (2) | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|-------------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | DRV8328ARUYR | Active | Production | WQFN (RUY) 28 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DRV<br>8328A | | DRV8328ARUYR.A | Active | Production | WQFN (RUY) 28 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DRV<br>8328A | | DRV8328BRUYR | Active | Production | WQFN (RUY) 28 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DRV<br>8328B | | DRV8328BRUYR.A | Active | Production | WQFN (RUY) 28 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DRV<br>8328B | | DRV8328CRUYR | Active | Production | WQFN (RUY) 28 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DRV<br>8328C | | DRV8328CRUYR.A | Active | Production | WQFN (RUY) 28 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DRV<br>8328C | | DRV8328DRUYR | Active | Production | WQFN (RUY) 28 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DRV<br>8328D | | DRV8328DRUYR.A | Active | Production | WQFN (RUY) 28 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | DRV<br>8328D | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM 23-May-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### **TAPE AND REEL INFORMATION** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | DRV8328ARUYR | WQFN | RUY | 28 | 5000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | DRV8328BRUYR | WQFN | RUY | 28 | 5000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | DRV8328CRUYR | WQFN | RUY | 28 | 5000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | DRV8328DRUYR | WQFN | RUY | 28 | 5000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | # PACKAGE MATERIALS INFORMATION 14-Oct-2022 \*All dimensions are nominal | 7 III GIII I GIO | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|-----------------|----------|------|-------------|------------|-------------|--| | | Device | Package Type | Package Drawing | Pins SPQ | | Length (mm) | Width (mm) | Height (mm) | | | | DRV8328ARUYR | WQFN | RUY | 28 | 5000 | 367.0 | 367.0 | 35.0 | | | | DRV8328BRUYR | WQFN | RUY | 28 | 5000 | 367.0 | 367.0 | 35.0 | | | | DRV8328CRUYR | WQFN | RUY | 28 | 5000 | 367.0 | 367.0 | 35.0 | | | | DRV8328DRUYR | WQFN | RUY | 28 | 5000 | 367.0 | 367.0 | 35.0 | | PLASTIC QUAD FLATPACK-NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.